diff options
| author | Kevin Laeufer | 2021-08-09 13:29:52 -0700 |
|---|---|---|
| committer | GitHub | 2021-08-09 20:29:52 +0000 |
| commit | 6e7982ba015f5e8b3e1d17086c7abe4eaf04458e (patch) | |
| tree | c4d4b7a81ca8b59b4a102f0e98f63183c02594b0 /src | |
| parent | 5f6ad34dcc6a74d44e63d56d3510bb56f43c5df1 (diff) | |
PropagatePresetAnnotations: remove false prerequisites (#2323)
The SMT backend actually needs to run PropagatePresetAnnotations
(as will treadle at some point).
None of the Verilog specific passes were actually required!
Diffstat (limited to 'src')
| -rw-r--r-- | src/main/scala/firrtl/transforms/PropagatePresetAnnotations.scala | 7 |
1 files changed, 1 insertions, 6 deletions
diff --git a/src/main/scala/firrtl/transforms/PropagatePresetAnnotations.scala b/src/main/scala/firrtl/transforms/PropagatePresetAnnotations.scala index 941dce41..c0251e35 100644 --- a/src/main/scala/firrtl/transforms/PropagatePresetAnnotations.scala +++ b/src/main/scala/firrtl/transforms/PropagatePresetAnnotations.scala @@ -40,12 +40,7 @@ object PropagatePresetAnnotations { */ class PropagatePresetAnnotations extends Transform with DependencyAPIMigration { - override def prerequisites = firrtl.stage.Forms.LowFormMinimumOptimized ++ - Seq( - Dependency[BlackBoxSourceHelper], - Dependency[FixAddingNegativeLiterals], - Dependency[ReplaceTruncatingArithmetic] - ) + override def prerequisites = firrtl.stage.Forms.LowFormMinimumOptimized override def optionalPrerequisites = firrtl.stage.Forms.LowFormOptimized |
