aboutsummaryrefslogtreecommitdiff
path: root/src/main
diff options
context:
space:
mode:
authorAlbert Magyar2021-02-25 13:28:17 -0800
committerGitHub2021-02-25 13:28:17 -0800
commit89e9ab0bb0fd3f1f4a79eaf6209727684a2fa23f (patch)
tree6d163e0d9be96f3046daccf16adc1ddb8b59db2a /src/main
parentedb91f7bc613026f824519786c3ce25740bb21c3 (diff)
Emit space after 'if' for all Verilog conditional synchronous assignments (#2091)
Diffstat (limited to 'src/main')
-rw-r--r--src/main/scala/firrtl/backends/verilog/VerilogEmitter.scala2
1 files changed, 1 insertions, 1 deletions
diff --git a/src/main/scala/firrtl/backends/verilog/VerilogEmitter.scala b/src/main/scala/firrtl/backends/verilog/VerilogEmitter.scala
index 3ecd1279..f1650ad7 100644
--- a/src/main/scala/firrtl/backends/verilog/VerilogEmitter.scala
+++ b/src/main/scala/firrtl/backends/verilog/VerilogEmitter.scala
@@ -756,7 +756,7 @@ class VerilogEmitter extends SeqTransform with Emitter {
val lines = noResetAlwaysBlocks.getOrElseUpdate(clk, ArrayBuffer[Seq[Any]]())
if (weq(en, one)) lines += Seq(e, " <= ", value, ";")
else {
- lines += Seq("if(", en, ") begin")
+ lines += Seq("if (", en, ") begin")
lines += Seq(tab, e, " <= ", value, ";", info)
lines += Seq("end")
}