summaryrefslogtreecommitdiff
path: root/src/main/scala/Chisel/internal
diff options
context:
space:
mode:
authorchick2016-03-08 09:31:59 -0800
committerchick2016-03-08 09:31:59 -0800
commitdb0236c0363e8c1dee8c49759a79a8448711ed2b (patch)
treec96e134c311de04466025bd8123b8cad877c219a /src/main/scala/Chisel/internal
parentb2395b44257e14e5acfd1209076736c3e9974e21 (diff)
parent315efd3809454637a6d56958929c7c44943d8812 (diff)
Merge branch 'master' of https://github.com/ucb-bar/chisel3
Diffstat (limited to 'src/main/scala/Chisel/internal')
-rw-r--r--src/main/scala/Chisel/internal/firrtl/IR.scala2
1 files changed, 1 insertions, 1 deletions
diff --git a/src/main/scala/Chisel/internal/firrtl/IR.scala b/src/main/scala/Chisel/internal/firrtl/IR.scala
index 60a38a08..d53807c6 100644
--- a/src/main/scala/Chisel/internal/firrtl/IR.scala
+++ b/src/main/scala/Chisel/internal/firrtl/IR.scala
@@ -57,7 +57,7 @@ abstract class LitArg(val num: BigInt, widthArg: Width) extends Arg {
protected def minWidth: Int
if (forcedWidth) {
- require(widthArg.get >= minWidth)
+ require(widthArg.get >= minWidth, s"The literal value ${num} was elaborated with a specificed width of ${widthArg.get} bits, but at least ${minWidth} bits are required.")
}
}