blob: fafd3dbca1bfa53da2ac3e313b621818c53c61ba (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
|
; RUN: firrtl -i %s -o %s.flo -X flo -p c 2>&1 | tee %s.out | FileCheck %s
; CHECK: Expand Whens
circuit top :
module top :
input clk : Clock
cmem m :{ x : UInt<1>, y : UInt<1> }[2], clk
wire i : UInt<1>
i := UInt(1)
wire p : UInt<1>
p := UInt(1)
wire q : { x : UInt<1>, y : UInt<1> }
when p :
wire p2 : UInt<1>
p2 := UInt(1)
when p2 :
infer accessor a = m[i]
q := a
infer accessor b = m[i]
b := q
else :
infer accessor c = m[i]
q := c
infer accessor d = m[i]
d := q
else :
wire p3 : UInt<1>
p3 := UInt(1)
when p3 :
infer accessor w = m[i]
q := w
infer accessor x = m[i]
x := q
else :
infer accessor y = m[i]
q := y
infer accessor z = m[i]
z := q
; CHECK: Finished Expand Whens
|