aboutsummaryrefslogtreecommitdiff
path: root/test/features
diff options
context:
space:
mode:
authorazidar2016-01-26 14:16:09 -0800
committerazidar2016-01-28 09:25:03 -0800
commitf711861808e3ca914f71a3089c6879dbcb7dc08d (patch)
treed7864745eaa8048e6a0a2126c150102dd1b2c864 /test/features
parent6c2b6ea5e4ec00aae0963402e2565e91e95098ac (diff)
Changed register syntax for optional reset and init values
Diffstat (limited to 'test/features')
-rw-r--r--test/features/OptionalRegisterReset.fir17
1 files changed, 17 insertions, 0 deletions
diff --git a/test/features/OptionalRegisterReset.fir b/test/features/OptionalRegisterReset.fir
new file mode 100644
index 00000000..54a90b67
--- /dev/null
+++ b/test/features/OptionalRegisterReset.fir
@@ -0,0 +1,17 @@
+; RUN: firrtl -i %s -o %s.v -X verilog -p c 2>&1 | tee %s.out | FileCheck %s
+circuit Top :
+ module Top :
+ input clk : Clock
+ input reset : UInt<1>
+ input a : UInt<32>
+ input p : UInt<1>
+ output b : UInt<32>
+ reg r1:UInt<32> clk with :
+ reset => (reset, a)
+ when p :
+ b <= r1
+ else :
+ b <= r1
+
+
+;CHECK: Done!