aboutsummaryrefslogtreecommitdiff
path: root/src
diff options
context:
space:
mode:
authorAndrew Waterman2016-06-27 14:03:21 -0700
committerAndrew Waterman2016-06-27 14:03:21 -0700
commit6f4c0e8b56db79e378965420d4799fca249f9bbe (patch)
treec5a10c8d0754dd0568e17f7389aaa8614d209ae7 /src
parent85dc973ecc3042370f218b77dfa0990fde6c2e0f (diff)
Optionally guard stop with `STOP_COND macro
This allows for testbench handling of pipelined reset, independently of `PRINTF_COND.
Diffstat (limited to 'src')
-rw-r--r--src/main/scala/firrtl/Emitter.scala2
1 files changed, 1 insertions, 1 deletions
diff --git a/src/main/scala/firrtl/Emitter.scala b/src/main/scala/firrtl/Emitter.scala
index 66a5c485..804c899a 100644
--- a/src/main/scala/firrtl/Emitter.scala
+++ b/src/main/scala/firrtl/Emitter.scala
@@ -478,7 +478,7 @@ class VerilogEmitter extends Emitter {
case (s:Stop) => {
val errorString = StringLit(s"${s.ret}\n".getBytes)
build_streams(Print(NoInfo, errorString, Seq(), s.clk, s.en))
- simulate(s.clk, s.en, stop(s.ret), None)
+ simulate(s.clk, s.en, stop(s.ret), Some("STOP_COND"))
}
case (s:Print) => simulate(s.clk, s.en, printf(s.string, s.args), Some("PRINTF_COND"))
case (s:WDefInstance) => {