From 6f4c0e8b56db79e378965420d4799fca249f9bbe Mon Sep 17 00:00:00 2001 From: Andrew Waterman Date: Mon, 27 Jun 2016 14:03:21 -0700 Subject: Optionally guard stop with `STOP_COND macro This allows for testbench handling of pipelined reset, independently of `PRINTF_COND. --- src/main/scala/firrtl/Emitter.scala | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) (limited to 'src') diff --git a/src/main/scala/firrtl/Emitter.scala b/src/main/scala/firrtl/Emitter.scala index 66a5c485..804c899a 100644 --- a/src/main/scala/firrtl/Emitter.scala +++ b/src/main/scala/firrtl/Emitter.scala @@ -478,7 +478,7 @@ class VerilogEmitter extends Emitter { case (s:Stop) => { val errorString = StringLit(s"${s.ret}\n".getBytes) build_streams(Print(NoInfo, errorString, Seq(), s.clk, s.en)) - simulate(s.clk, s.en, stop(s.ret), None) + simulate(s.clk, s.en, stop(s.ret), Some("STOP_COND")) } case (s:Print) => simulate(s.clk, s.en, printf(s.string, s.args), Some("PRINTF_COND")) case (s:WDefInstance) => { -- cgit v1.2.3