diff options
| author | Albert Magyar | 2020-09-30 14:24:54 -0700 |
|---|---|---|
| committer | GitHub | 2020-09-30 14:24:54 -0700 |
| commit | c1c2fb99b0bbbaedcd4138e7dfdd04e3910167f0 (patch) | |
| tree | aec6189a33c3d06118ced22fcc869a1f56a2a41f /src/main | |
| parent | 8657f419852b48b40c29e79b036006ab8a0a3b2c (diff) | |
| parent | 5f4c5f39d1aaacb197f619b3e43992b768b3aa42 (diff) | |
Merge pull request #1908 from freechipsproject/fix-direct-mem-to-mem-conns
VerilogMemDelays: fix lowering of direct mem-to-mem connections
Diffstat (limited to 'src/main')
| -rw-r--r-- | src/main/scala/firrtl/passes/memlib/VerilogMemDelays.scala | 4 |
1 files changed, 2 insertions, 2 deletions
diff --git a/src/main/scala/firrtl/passes/memlib/VerilogMemDelays.scala b/src/main/scala/firrtl/passes/memlib/VerilogMemDelays.scala index 1cecf543..8fb2dc88 100644 --- a/src/main/scala/firrtl/passes/memlib/VerilogMemDelays.scala +++ b/src/main/scala/firrtl/passes/memlib/VerilogMemDelays.scala @@ -110,7 +110,7 @@ class MemDelayAndReadwriteTransformer(m: DefModule) { val readStmts = (mem.readers ++ mem.readwriters).map { case r => - def oldDriver(f: String) = netlist(we(memPortField(mem, r, f))) + def oldDriver(f: String) = swapMemRefs(netlist(we(memPortField(mem, r, f)))) def newField(f: String) = memPortField(newMem, rMap.getOrElse(r, r), f) val clk = oldDriver("clk") @@ -139,7 +139,7 @@ class MemDelayAndReadwriteTransformer(m: DefModule) { val writeStmts = (mem.writers ++ mem.readwriters).map { case w => - def oldDriver(f: String) = netlist(we(memPortField(mem, w, f))) + def oldDriver(f: String) = swapMemRefs(netlist(we(memPortField(mem, w, f)))) def newField(f: String) = memPortField(newMem, wMap.getOrElse(w, w), f) val clk = oldDriver("clk") |
