aboutsummaryrefslogtreecommitdiff
path: root/src/main/scala
diff options
context:
space:
mode:
authorAlan L2023-02-03 15:38:07 +0800
committerGitHub2023-02-03 07:38:07 +0000
commit94d425f0f48e84bbae1be9d44d64615a37d960d8 (patch)
tree4c00cf409512bc37420402cee2107f495f966979 /src/main/scala
parent84a7db57c1429df8ff4cb48010c3fa1e98eb9887 (diff)
Fix invalid references generated by VerilogMemDelays (#2588)
Transformation of mem readwriters whose address contain references to readwriters of mems declared before it would contain invalid references to untransformed memory readwriter, as the connection is not transformed. This commit fixes this issue.
Diffstat (limited to 'src/main/scala')
-rw-r--r--src/main/scala/firrtl/passes/memlib/VerilogMemDelays.scala13
1 files changed, 12 insertions, 1 deletions
diff --git a/src/main/scala/firrtl/passes/memlib/VerilogMemDelays.scala b/src/main/scala/firrtl/passes/memlib/VerilogMemDelays.scala
index 3778f4da..8bc17049 100644
--- a/src/main/scala/firrtl/passes/memlib/VerilogMemDelays.scala
+++ b/src/main/scala/firrtl/passes/memlib/VerilogMemDelays.scala
@@ -221,7 +221,18 @@ class MemDelayAndReadwriteTransformer(m: DefModule, passthroughSimpleSyncReadMem
val transformed = m match {
case mod: Module =>
findMemConns(mod.body)
- mod.copy(body = Block(transform(mod.body) +: newConns.toSeq))
+ val bodyx = transform(mod.body)
+ // Fixup any mem connections being driven by other transformed memories
+ val newConsx = newConns.map {
+ case sx if kind(sx.loc) == MemKind =>
+ val (memRef, _) = Utils.splitRef(sx.loc)
+ if (passthroughMems(WrappedExpression(memRef)))
+ sx
+ else
+ sx.mapExpr(swapMemRefs)
+ case sx => sx
+ }
+ mod.copy(body = Block(bodyx +: newConsx.toSeq))
case mod => mod
}
}