summaryrefslogtreecommitdiff
path: root/src/test/scala/chiselTests/RawModuleSpec.scala
diff options
context:
space:
mode:
authoredwardcwang2019-02-19 16:14:39 -0800
committerSchuyler Eldridge2019-02-19 19:14:39 -0500
commit4c512593fb5688f3de502ba1ed70681a0802b6c9 (patch)
treed4aab14f0bdf523a24591ee2ed90e83014fe07c6 /src/test/scala/chiselTests/RawModuleSpec.scala
parente4ddef0c0b202190c913e130481819dc5ce48d7a (diff)
Mainline Chisel multi-clock functionality (#1013)
Close #1009
Diffstat (limited to 'src/test/scala/chiselTests/RawModuleSpec.scala')
-rw-r--r--src/test/scala/chiselTests/RawModuleSpec.scala2
1 files changed, 1 insertions, 1 deletions
diff --git a/src/test/scala/chiselTests/RawModuleSpec.scala b/src/test/scala/chiselTests/RawModuleSpec.scala
index b864a669..88b53457 100644
--- a/src/test/scala/chiselTests/RawModuleSpec.scala
+++ b/src/test/scala/chiselTests/RawModuleSpec.scala
@@ -3,7 +3,7 @@
package chiselTests
import chisel3._
-import chisel3.experimental.{RawModule, withClockAndReset}
+import chisel3.experimental.RawModule
import chisel3.testers.BasicTester
class UnclockedPlusOne extends RawModule {