summaryrefslogtreecommitdiff
path: root/src/test/scala/chiselTests/MultiClockSpec.scala
diff options
context:
space:
mode:
authorSchuyler Eldridge2020-06-22 20:34:46 -0400
committerGitHub2020-06-22 20:34:46 -0400
commit9f44b593efe4830aeb56d17f5ed59277a74832f8 (patch)
treeac43010dd7fc2a14303497f95e12f2a40bb16d0e /src/test/scala/chiselTests/MultiClockSpec.scala
parentd099d01ae6b11d8befdf7b32ab74c3167a552984 (diff)
parentb5e59895e13550006fd8e951b7e9483de00f82dd (diff)
Merge pull request #1481 from freechipsproject/driver-deprecations
Remove Deprecated Usages of chisel3.Driver, CircuitForm
Diffstat (limited to 'src/test/scala/chiselTests/MultiClockSpec.scala')
-rw-r--r--src/test/scala/chiselTests/MultiClockSpec.scala7
1 files changed, 4 insertions, 3 deletions
diff --git a/src/test/scala/chiselTests/MultiClockSpec.scala b/src/test/scala/chiselTests/MultiClockSpec.scala
index 770a9e9a..1a71570d 100644
--- a/src/test/scala/chiselTests/MultiClockSpec.scala
+++ b/src/test/scala/chiselTests/MultiClockSpec.scala
@@ -5,6 +5,7 @@ package chiselTests
import chisel3._
import chisel3.util.Counter
import chisel3.testers.BasicTester
+import chisel3.stage.ChiselStage
/** Multi-clock test of a Reg using a different clock via withClock */
class ClockDividerTest extends BasicTester {
@@ -123,7 +124,7 @@ class MultiClockSpec extends ChiselFlatSpec {
}
it should "return like a normal Scala block" in {
- elaborate(new BasicTester {
+ ChiselStage.elaborate(new BasicTester {
assert(withClock(this.clock) { 5 } == 5)
})
}
@@ -137,7 +138,7 @@ class MultiClockSpec extends ChiselFlatSpec {
}
it should "return like a normal Scala block" in {
- elaborate(new BasicTester {
+ ChiselStage.elaborate(new BasicTester {
assert(withReset(this.reset) { 5 } == 5)
})
}
@@ -155,7 +156,7 @@ class MultiClockSpec extends ChiselFlatSpec {
}
"withClockAndReset" should "return like a normal Scala block" in {
- elaborate(new BasicTester {
+ ChiselStage.elaborate(new BasicTester {
assert(withClockAndReset(this.clock, this.reset) { 5 } == 5)
})
}