summaryrefslogtreecommitdiff
path: root/src/main/scala
diff options
context:
space:
mode:
authorjackkoenig2016-01-23 15:56:55 -0800
committerjackkoenig2016-01-23 15:56:55 -0800
commit544afdebc4d1b441e57123bd67bc48e8c036ffbb (patch)
tree94abfbd655d4760c551869919ae23f97c245da9d /src/main/scala
parent57c1770a964c44b4211453ab6f7f41289f21cd50 (diff)
Move firrtl subpackage to inside internal subpackage.
Diffstat (limited to 'src/main/scala')
-rw-r--r--src/main/scala/Chisel/Aggregate.scala2
-rw-r--r--src/main/scala/Chisel/Bits.scala2
-rw-r--r--src/main/scala/Chisel/CoreUtil.scala2
-rw-r--r--src/main/scala/Chisel/Data.scala2
-rw-r--r--src/main/scala/Chisel/Driver.scala2
-rw-r--r--src/main/scala/Chisel/Mem.scala2
-rw-r--r--src/main/scala/Chisel/Module.scala2
-rw-r--r--src/main/scala/Chisel/Reg.scala2
-rw-r--r--src/main/scala/Chisel/When.scala2
-rw-r--r--src/main/scala/Chisel/internal/Builder.scala2
-rw-r--r--src/main/scala/Chisel/internal/firrtl/Emitter.scala (renamed from src/main/scala/Chisel/firrtl/Emitter.scala)2
-rw-r--r--src/main/scala/Chisel/internal/firrtl/IR.scala (renamed from src/main/scala/Chisel/firrtl/IR.scala)2
-rw-r--r--src/main/scala/Chisel/testers/BasicTester.scala2
13 files changed, 13 insertions, 13 deletions
diff --git a/src/main/scala/Chisel/Aggregate.scala b/src/main/scala/Chisel/Aggregate.scala
index 4be7095f..33b71c4e 100644
--- a/src/main/scala/Chisel/Aggregate.scala
+++ b/src/main/scala/Chisel/Aggregate.scala
@@ -7,7 +7,7 @@ import scala.collection.mutable.{ArrayBuffer, HashSet, LinkedHashMap}
import internal._
import internal.Builder.pushCommand
-import firrtl._
+import internal.firrtl._
/** An abstract class for data types that solely consist of (are an aggregate
* of) other Data objects.
diff --git a/src/main/scala/Chisel/Bits.scala b/src/main/scala/Chisel/Bits.scala
index 57d88244..b512bb56 100644
--- a/src/main/scala/Chisel/Bits.scala
+++ b/src/main/scala/Chisel/Bits.scala
@@ -4,7 +4,7 @@ package Chisel
import internal._
import internal.Builder.pushOp
-import firrtl._
+import internal.firrtl._
import firrtl.PrimOp._
/** Element is a leaf data type: it cannot contain other Data objects. Example
diff --git a/src/main/scala/Chisel/CoreUtil.scala b/src/main/scala/Chisel/CoreUtil.scala
index 9027711b..eed90410 100644
--- a/src/main/scala/Chisel/CoreUtil.scala
+++ b/src/main/scala/Chisel/CoreUtil.scala
@@ -4,7 +4,7 @@ package Chisel
import internal._
import internal.Builder.pushCommand
-import firrtl._
+import internal.firrtl._
object assert {
/** Checks for a condition to be valid in the circuit at all times. If the
diff --git a/src/main/scala/Chisel/Data.scala b/src/main/scala/Chisel/Data.scala
index 7927db86..1011fe47 100644
--- a/src/main/scala/Chisel/Data.scala
+++ b/src/main/scala/Chisel/Data.scala
@@ -4,7 +4,7 @@ package Chisel
import internal._
import internal.Builder.pushCommand
-import firrtl._
+import internal.firrtl._
sealed abstract class Direction(name: String) {
override def toString: String = name
diff --git a/src/main/scala/Chisel/Driver.scala b/src/main/scala/Chisel/Driver.scala
index cd88c302..6a5e2095 100644
--- a/src/main/scala/Chisel/Driver.scala
+++ b/src/main/scala/Chisel/Driver.scala
@@ -6,7 +6,7 @@ import scala.sys.process._
import java.io._
import internal._
-import firrtl._
+import internal.firrtl._
trait BackendCompilationUtilities {
/** Create a temporary directory with the prefix name. Exists here because it doesn't in Java 6.
diff --git a/src/main/scala/Chisel/Mem.scala b/src/main/scala/Chisel/Mem.scala
index bd27a9c7..c24e368c 100644
--- a/src/main/scala/Chisel/Mem.scala
+++ b/src/main/scala/Chisel/Mem.scala
@@ -4,7 +4,7 @@ package Chisel
import internal._
import internal.Builder.pushCommand
-import firrtl._
+import internal.firrtl._
object Mem {
@deprecated("Mem argument order should be size, t; this will be removed by the official release", "chisel3")
diff --git a/src/main/scala/Chisel/Module.scala b/src/main/scala/Chisel/Module.scala
index 05b7dc26..1681f901 100644
--- a/src/main/scala/Chisel/Module.scala
+++ b/src/main/scala/Chisel/Module.scala
@@ -7,7 +7,7 @@ import scala.collection.mutable.{ArrayBuffer, HashSet}
import internal._
import internal.Builder.pushCommand
import internal.Builder.dynamicContext
-import firrtl._
+import internal.firrtl._
object Module {
/** A wrapper method that all Module instantiations must be wrapped in
diff --git a/src/main/scala/Chisel/Reg.scala b/src/main/scala/Chisel/Reg.scala
index 21415362..4ebb6c68 100644
--- a/src/main/scala/Chisel/Reg.scala
+++ b/src/main/scala/Chisel/Reg.scala
@@ -4,7 +4,7 @@ package Chisel
import internal._
import internal.Builder.pushCommand
-import firrtl._
+import internal.firrtl._
object Reg {
private[Chisel] def makeType[T <: Data](t: T = null, next: T = null, init: T = null): T = {
diff --git a/src/main/scala/Chisel/When.scala b/src/main/scala/Chisel/When.scala
index af6b3555..5f6b02c5 100644
--- a/src/main/scala/Chisel/When.scala
+++ b/src/main/scala/Chisel/When.scala
@@ -4,7 +4,7 @@ package Chisel
import internal._
import internal.Builder.pushCommand
-import firrtl._
+import internal.firrtl._
object when { // scalastyle:ignore object.name
/** Create a `when` condition block, where whether a block of logic is
diff --git a/src/main/scala/Chisel/internal/Builder.scala b/src/main/scala/Chisel/internal/Builder.scala
index 385e25a2..991a442f 100644
--- a/src/main/scala/Chisel/internal/Builder.scala
+++ b/src/main/scala/Chisel/internal/Builder.scala
@@ -6,7 +6,7 @@ import scala.util.DynamicVariable
import scala.collection.mutable.{ArrayBuffer, HashMap}
import Chisel._
-import Chisel.firrtl._
+import Chisel.internal.firrtl._
private[Chisel] class Namespace(parent: Option[Namespace], keywords: Set[String]) {
private var i = 0L
diff --git a/src/main/scala/Chisel/firrtl/Emitter.scala b/src/main/scala/Chisel/internal/firrtl/Emitter.scala
index a6fd15aa..c46f14ca 100644
--- a/src/main/scala/Chisel/firrtl/Emitter.scala
+++ b/src/main/scala/Chisel/internal/firrtl/Emitter.scala
@@ -1,6 +1,6 @@
// See LICENSE for license details.
-package Chisel.firrtl
+package Chisel.internal.firrtl
import Chisel._
private class Emitter(circuit: Circuit) {
diff --git a/src/main/scala/Chisel/firrtl/IR.scala b/src/main/scala/Chisel/internal/firrtl/IR.scala
index 6f3eb4d1..be61d67b 100644
--- a/src/main/scala/Chisel/firrtl/IR.scala
+++ b/src/main/scala/Chisel/internal/firrtl/IR.scala
@@ -1,6 +1,6 @@
// See LICENSE for license details.
-package Chisel.firrtl
+package Chisel.internal.firrtl
import Chisel._
import Chisel.internal._
diff --git a/src/main/scala/Chisel/testers/BasicTester.scala b/src/main/scala/Chisel/testers/BasicTester.scala
index 1079727c..6807a30e 100644
--- a/src/main/scala/Chisel/testers/BasicTester.scala
+++ b/src/main/scala/Chisel/testers/BasicTester.scala
@@ -5,7 +5,7 @@ import Chisel._
import internal._
import internal.Builder.pushCommand
-import firrtl._
+import internal.firrtl._
class BasicTester extends Module {
// The testbench has no IOs, rather it should communicate using printf, assert, and stop.