summaryrefslogtreecommitdiff
path: root/core/src/main/scala/chisel3/Reg.scala
diff options
context:
space:
mode:
authorJack Koenig2021-08-17 18:22:16 -0700
committerGitHub2021-08-18 01:22:16 +0000
commit7c8a032e7e23902283035d93579b8dc477b32f6a (patch)
tree1086c8ebb842500cec2b88b7c7a4d961dca8e964 /core/src/main/scala/chisel3/Reg.scala
parente14bcb145860207a825f780e3d0984e869f605c9 (diff)
Revert "remove DefRegInit, change DefReg API with option definition. (#1944)" (#2080)
This reverts commit ed894c61474c8bc73761a6c360ef9d14505d853b.
Diffstat (limited to 'core/src/main/scala/chisel3/Reg.scala')
-rw-r--r--core/src/main/scala/chisel3/Reg.scala4
1 files changed, 2 insertions, 2 deletions
diff --git a/core/src/main/scala/chisel3/Reg.scala b/core/src/main/scala/chisel3/Reg.scala
index 9cdbf6a1..bd9e5311 100644
--- a/core/src/main/scala/chisel3/Reg.scala
+++ b/core/src/main/scala/chisel3/Reg.scala
@@ -42,7 +42,7 @@ object Reg {
val clock = Node(Builder.forcedClock)
reg.bind(RegBinding(Builder.forcedUserModule, Builder.currentWhen()))
- pushCommand(DefReg(sourceInfo, reg, clock, None))
+ pushCommand(DefReg(sourceInfo, reg, clock))
reg
}
@@ -176,7 +176,7 @@ object RegInit {
reg.bind(RegBinding(Builder.forcedUserModule, Builder.currentWhen()))
requireIsHardware(init, "reg initializer")
- pushCommand(DefReg(sourceInfo, reg, clock.ref, Some(RegInitIR(reset.ref, init.ref))))
+ pushCommand(DefRegInit(sourceInfo, reg, clock.ref, reset.ref, init.ref))
reg
}