summaryrefslogtreecommitdiff
path: root/core/src/main/scala/chisel3/Data.scala
diff options
context:
space:
mode:
authorJiuyang Liu2021-06-29 09:47:43 +0800
committerGitHub2021-06-29 01:47:43 +0000
commitf210909e11f95cbc033898b22d3498ac7a7a87bc (patch)
tree5ee22f553d308f8ba99d2f65e33e3ddb4f171438 /core/src/main/scala/chisel3/Data.scala
parent79ed2c22558edf3ae03cc8f9aa1ac67e82f8d128 (diff)
deprecate getPorts with modulePorts. (#1945)
* deprecate getPorts with modulePorts. * add doc to fullModulePorts and update deprecation notes. Co-authored-by: mergify[bot] <37929162+mergify[bot]@users.noreply.github.com>
Diffstat (limited to 'core/src/main/scala/chisel3/Data.scala')
-rw-r--r--core/src/main/scala/chisel3/Data.scala4
1 files changed, 3 insertions, 1 deletions
diff --git a/core/src/main/scala/chisel3/Data.scala b/core/src/main/scala/chisel3/Data.scala
index 0832161e..5513035b 100644
--- a/core/src/main/scala/chisel3/Data.scala
+++ b/core/src/main/scala/chisel3/Data.scala
@@ -156,7 +156,9 @@ package experimental {
// with compiled artifacts (vs. elaboration-time reflection)?
def modulePorts(target: BaseModule): Seq[(String, Data)] = target.getChiselPorts
- // Returns all module ports with underscore-qualified names
+ /** Returns all module ports with underscore-qualified names
+ * return includes [[Module.clock]] and [[Module.reset]]
+ */
def fullModulePorts(target: BaseModule): Seq[(String, Data)] = {
def getPortNames(name: String, data: Data): Seq[(String, Data)] = Seq(name -> data) ++ (data match {
case _: Element => Seq()