aboutsummaryrefslogtreecommitdiff
path: root/regress/HwachaSequencer.fir
blob: d43377da7f9dbddb56602b05542346200633d69c (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498
3499
3500
3501
3502
3503
3504
3505
3506
3507
3508
3509
3510
3511
3512
3513
3514
3515
3516
3517
3518
3519
3520
3521
3522
3523
3524
3525
3526
3527
3528
3529
3530
3531
3532
3533
3534
3535
3536
3537
3538
3539
3540
3541
3542
3543
3544
3545
3546
3547
3548
3549
3550
3551
3552
3553
3554
3555
3556
3557
3558
3559
3560
3561
3562
3563
3564
3565
3566
3567
3568
3569
3570
3571
3572
3573
3574
3575
3576
3577
3578
3579
3580
3581
3582
3583
3584
3585
3586
3587
3588
3589
3590
3591
3592
3593
3594
3595
3596
3597
3598
3599
3600
3601
3602
3603
3604
3605
3606
3607
3608
3609
3610
3611
3612
3613
3614
3615
3616
3617
3618
3619
3620
3621
3622
3623
3624
3625
3626
3627
3628
3629
3630
3631
3632
3633
3634
3635
3636
3637
3638
3639
3640
3641
3642
3643
3644
3645
3646
3647
3648
3649
3650
3651
3652
3653
3654
3655
3656
3657
3658
3659
3660
3661
3662
3663
3664
3665
3666
3667
3668
3669
3670
3671
3672
3673
3674
3675
3676
3677
3678
3679
3680
3681
3682
3683
3684
3685
3686
3687
3688
3689
3690
3691
3692
3693
3694
3695
3696
3697
3698
3699
3700
3701
3702
3703
3704
3705
3706
3707
3708
3709
3710
3711
3712
3713
3714
3715
3716
3717
3718
3719
3720
3721
3722
3723
3724
3725
3726
3727
3728
3729
3730
3731
3732
3733
3734
3735
3736
3737
3738
3739
3740
3741
3742
3743
3744
3745
3746
3747
3748
3749
3750
3751
3752
3753
3754
3755
3756
3757
3758
3759
3760
3761
3762
3763
3764
3765
3766
3767
3768
3769
3770
3771
3772
3773
3774
3775
3776
3777
3778
3779
3780
3781
3782
3783
3784
3785
3786
3787
3788
3789
3790
3791
3792
3793
3794
3795
3796
3797
3798
3799
3800
3801
3802
3803
3804
3805
3806
3807
3808
3809
3810
3811
3812
3813
3814
3815
3816
3817
3818
3819
3820
3821
3822
3823
3824
3825
3826
3827
3828
3829
3830
3831
3832
3833
3834
3835
3836
3837
3838
3839
3840
3841
3842
3843
3844
3845
3846
3847
3848
3849
3850
3851
3852
3853
3854
3855
3856
3857
3858
3859
3860
3861
3862
3863
3864
3865
3866
3867
3868
3869
3870
3871
3872
3873
3874
3875
3876
3877
3878
3879
3880
3881
3882
3883
3884
3885
3886
3887
3888
3889
3890
3891
3892
3893
3894
3895
3896
3897
3898
3899
3900
3901
3902
3903
3904
3905
3906
3907
3908
3909
3910
3911
3912
3913
3914
3915
3916
3917
3918
3919
3920
3921
3922
3923
3924
3925
3926
3927
3928
3929
3930
3931
3932
3933
3934
3935
3936
3937
3938
3939
3940
3941
3942
3943
3944
3945
3946
3947
3948
3949
3950
3951
3952
3953
3954
3955
3956
3957
3958
3959
3960
3961
3962
3963
3964
3965
3966
3967
3968
3969
3970
3971
3972
3973
3974
3975
3976
3977
3978
3979
3980
3981
3982
3983
3984
3985
3986
3987
3988
3989
3990
3991
3992
3993
3994
3995
3996
3997
3998
3999
4000
4001
4002
4003
4004
4005
4006
4007
4008
4009
4010
4011
4012
4013
4014
4015
4016
4017
4018
4019
4020
4021
4022
4023
4024
4025
4026
4027
4028
4029
4030
4031
4032
4033
4034
4035
4036
4037
4038
4039
4040
4041
4042
4043
4044
4045
4046
4047
4048
4049
4050
4051
4052
4053
4054
4055
4056
4057
4058
4059
4060
4061
4062
4063
4064
4065
4066
4067
4068
4069
4070
4071
4072
4073
4074
4075
4076
4077
4078
4079
4080
4081
4082
4083
4084
4085
4086
4087
4088
4089
4090
4091
4092
4093
4094
4095
4096
4097
4098
4099
4100
4101
4102
4103
4104
4105
4106
4107
4108
4109
4110
4111
4112
4113
4114
4115
4116
4117
4118
4119
4120
4121
4122
4123
4124
4125
4126
4127
4128
4129
4130
4131
4132
4133
4134
4135
4136
4137
4138
4139
4140
4141
4142
4143
4144
4145
4146
4147
4148
4149
4150
4151
4152
4153
4154
4155
4156
4157
4158
4159
4160
4161
4162
4163
4164
4165
4166
4167
4168
4169
4170
4171
4172
4173
4174
4175
4176
4177
4178
4179
4180
4181
4182
4183
4184
4185
4186
4187
4188
4189
4190
4191
4192
4193
4194
4195
4196
4197
4198
4199
4200
4201
4202
4203
4204
4205
4206
4207
4208
4209
4210
4211
4212
4213
4214
4215
4216
4217
4218
4219
4220
4221
4222
4223
4224
4225
4226
4227
4228
4229
4230
4231
4232
4233
4234
4235
4236
4237
4238
4239
4240
4241
4242
4243
4244
4245
4246
4247
4248
4249
4250
4251
4252
4253
4254
4255
4256
4257
4258
4259
4260
4261
4262
4263
4264
4265
4266
4267
4268
4269
4270
4271
4272
4273
4274
4275
4276
4277
4278
4279
4280
4281
4282
4283
4284
4285
4286
4287
4288
4289
4290
4291
4292
4293
4294
4295
4296
4297
4298
4299
4300
4301
4302
4303
4304
4305
4306
4307
4308
4309
4310
4311
4312
4313
4314
4315
4316
4317
4318
4319
4320
4321
4322
4323
4324
4325
4326
4327
4328
4329
4330
4331
4332
4333
4334
4335
4336
4337
4338
4339
4340
4341
4342
4343
4344
4345
4346
4347
4348
4349
4350
4351
4352
4353
4354
4355
4356
4357
4358
4359
4360
4361
4362
4363
4364
4365
4366
4367
4368
4369
4370
4371
4372
4373
4374
4375
4376
4377
4378
4379
4380
4381
4382
4383
4384
4385
4386
4387
4388
4389
4390
4391
4392
4393
4394
4395
4396
4397
4398
4399
4400
4401
4402
4403
4404
4405
4406
4407
4408
4409
4410
4411
4412
4413
4414
4415
4416
4417
4418
4419
4420
4421
4422
4423
4424
4425
4426
4427
4428
4429
4430
4431
4432
4433
4434
4435
4436
4437
4438
4439
4440
4441
4442
4443
4444
4445
4446
4447
4448
4449
4450
4451
4452
4453
4454
4455
4456
4457
4458
4459
4460
4461
4462
4463
4464
4465
4466
4467
4468
4469
4470
4471
4472
4473
4474
4475
4476
4477
4478
4479
4480
4481
4482
4483
4484
4485
4486
4487
4488
4489
4490
4491
4492
4493
4494
4495
4496
4497
4498
4499
4500
4501
4502
4503
4504
4505
4506
4507
4508
4509
4510
4511
4512
4513
4514
4515
4516
4517
4518
4519
4520
4521
4522
4523
4524
4525
4526
4527
4528
4529
4530
4531
4532
4533
4534
4535
4536
4537
4538
4539
4540
4541
4542
4543
4544
4545
4546
4547
4548
4549
4550
4551
4552
4553
4554
4555
4556
4557
4558
4559
4560
4561
4562
4563
4564
4565
4566
4567
4568
4569
4570
4571
4572
4573
4574
4575
4576
4577
4578
4579
4580
4581
4582
4583
4584
4585
4586
4587
4588
4589
4590
4591
4592
4593
4594
4595
4596
4597
4598
4599
4600
4601
4602
4603
4604
4605
4606
4607
4608
4609
4610
4611
4612
4613
4614
4615
4616
4617
4618
4619
4620
4621
4622
4623
4624
4625
4626
4627
4628
4629
4630
4631
4632
4633
4634
4635
4636
4637
4638
4639
4640
4641
4642
4643
4644
4645
4646
4647
4648
4649
4650
4651
4652
4653
4654
4655
4656
4657
4658
4659
4660
4661
4662
4663
4664
4665
4666
4667
4668
4669
4670
4671
4672
4673
4674
4675
4676
4677
4678
4679
4680
4681
4682
4683
4684
4685
4686
4687
4688
4689
4690
4691
4692
4693
4694
4695
4696
4697
4698
4699
4700
4701
4702
4703
4704
4705
4706
4707
4708
4709
4710
4711
4712
4713
4714
4715
4716
4717
4718
4719
4720
4721
4722
4723
4724
4725
4726
4727
4728
4729
4730
4731
4732
4733
4734
4735
4736
4737
4738
4739
4740
4741
4742
4743
4744
4745
4746
4747
4748
4749
4750
4751
4752
4753
4754
4755
4756
4757
4758
4759
4760
4761
4762
4763
4764
4765
4766
4767
4768
4769
4770
4771
4772
4773
4774
4775
4776
4777
4778
4779
4780
4781
4782
4783
4784
4785
4786
4787
4788
4789
4790
4791
4792
4793
4794
4795
4796
4797
4798
4799
4800
4801
4802
4803
4804
4805
4806
4807
4808
4809
4810
4811
4812
4813
4814
4815
4816
4817
4818
4819
4820
4821
4822
4823
4824
4825
4826
4827
4828
4829
4830
4831
4832
4833
4834
4835
4836
4837
4838
4839
4840
4841
4842
4843
4844
4845
4846
4847
4848
4849
4850
4851
4852
4853
4854
4855
4856
4857
4858
4859
4860
4861
4862
4863
4864
4865
4866
4867
4868
4869
4870
4871
4872
4873
4874
4875
4876
4877
4878
4879
4880
4881
4882
4883
4884
4885
4886
4887
4888
4889
4890
4891
4892
4893
4894
4895
4896
4897
4898
4899
4900
4901
4902
4903
4904
4905
4906
4907
4908
4909
4910
4911
4912
4913
4914
4915
4916
4917
4918
4919
4920
4921
4922
4923
4924
4925
4926
4927
4928
4929
4930
4931
4932
4933
4934
4935
4936
4937
4938
4939
4940
4941
4942
4943
4944
4945
4946
4947
4948
4949
4950
4951
4952
4953
4954
4955
4956
4957
4958
4959
4960
4961
4962
4963
4964
4965
4966
4967
4968
4969
4970
4971
4972
4973
4974
4975
4976
4977
4978
4979
4980
4981
4982
4983
4984
4985
4986
4987
4988
4989
4990
4991
4992
4993
4994
4995
4996
4997
4998
4999
5000
5001
5002
5003
5004
5005
5006
5007
5008
5009
5010
5011
5012
5013
5014
5015
5016
5017
5018
5019
5020
5021
5022
5023
5024
5025
5026
5027
5028
5029
5030
5031
5032
5033
5034
5035
5036
5037
5038
5039
5040
5041
5042
5043
5044
5045
5046
5047
5048
5049
5050
5051
5052
5053
5054
5055
5056
5057
5058
5059
5060
5061
5062
5063
5064
5065
5066
5067
5068
5069
5070
5071
5072
5073
5074
5075
5076
5077
5078
5079
5080
5081
5082
5083
5084
5085
5086
5087
5088
5089
5090
5091
5092
5093
5094
5095
5096
5097
5098
5099
5100
5101
5102
5103
5104
5105
5106
5107
5108
5109
5110
5111
5112
5113
5114
5115
5116
5117
5118
5119
5120
5121
5122
5123
5124
5125
5126
5127
5128
5129
5130
5131
5132
5133
5134
5135
5136
5137
5138
5139
5140
5141
5142
5143
5144
5145
5146
5147
5148
5149
5150
5151
5152
5153
5154
5155
5156
5157
5158
5159
5160
5161
5162
5163
5164
5165
5166
5167
5168
5169
5170
5171
5172
5173
5174
5175
5176
5177
5178
5179
5180
5181
5182
5183
5184
5185
5186
5187
5188
5189
5190
5191
5192
5193
5194
5195
5196
5197
5198
5199
5200
5201
5202
5203
5204
5205
5206
5207
5208
5209
5210
5211
5212
5213
5214
5215
5216
5217
5218
5219
5220
5221
5222
5223
5224
5225
5226
5227
5228
5229
5230
5231
5232
5233
5234
5235
5236
5237
5238
5239
5240
5241
5242
5243
5244
5245
5246
5247
5248
5249
5250
5251
5252
5253
5254
5255
5256
5257
5258
5259
5260
5261
5262
5263
5264
5265
5266
5267
5268
5269
5270
5271
5272
5273
5274
5275
5276
5277
5278
5279
5280
5281
5282
5283
5284
5285
5286
5287
5288
5289
5290
5291
5292
5293
5294
5295
5296
5297
5298
5299
5300
5301
5302
5303
5304
5305
5306
5307
5308
5309
5310
5311
5312
5313
5314
5315
5316
5317
5318
5319
5320
5321
5322
5323
5324
5325
5326
5327
5328
5329
5330
5331
5332
5333
5334
5335
5336
5337
5338
5339
5340
5341
5342
5343
5344
5345
5346
5347
5348
5349
5350
5351
5352
5353
5354
5355
5356
5357
5358
5359
5360
5361
5362
5363
5364
5365
5366
5367
5368
5369
5370
5371
5372
5373
5374
5375
5376
5377
5378
5379
5380
5381
5382
5383
5384
5385
5386
5387
5388
5389
5390
5391
5392
5393
5394
5395
5396
5397
5398
5399
5400
5401
5402
5403
5404
5405
5406
5407
5408
5409
5410
5411
5412
5413
5414
5415
5416
5417
5418
5419
5420
5421
5422
5423
5424
5425
5426
5427
5428
5429
5430
5431
5432
5433
5434
5435
5436
5437
5438
5439
5440
5441
5442
5443
5444
5445
5446
5447
5448
5449
5450
5451
5452
5453
5454
5455
5456
5457
5458
5459
5460
5461
5462
5463
5464
5465
5466
5467
5468
5469
5470
5471
5472
5473
5474
5475
5476
5477
5478
5479
5480
5481
5482
5483
5484
5485
5486
5487
5488
5489
5490
5491
5492
5493
5494
5495
5496
5497
5498
5499
5500
5501
5502
5503
5504
5505
5506
5507
5508
5509
5510
5511
5512
5513
5514
5515
5516
5517
5518
5519
5520
5521
5522
5523
5524
5525
5526
5527
5528
5529
5530
5531
5532
5533
5534
5535
5536
5537
5538
5539
5540
5541
5542
5543
5544
5545
5546
5547
5548
5549
5550
5551
5552
5553
5554
5555
5556
5557
5558
5559
5560
5561
5562
5563
5564
5565
5566
5567
5568
5569
5570
5571
5572
5573
5574
5575
5576
5577
5578
5579
5580
5581
5582
5583
5584
5585
5586
5587
5588
5589
5590
5591
5592
5593
5594
5595
5596
5597
5598
5599
5600
5601
5602
5603
5604
5605
5606
5607
5608
5609
5610
5611
5612
5613
5614
5615
5616
5617
5618
5619
5620
5621
5622
5623
5624
5625
5626
5627
5628
5629
5630
5631
5632
5633
5634
5635
5636
5637
5638
5639
5640
5641
5642
5643
5644
5645
5646
5647
5648
5649
5650
5651
5652
5653
5654
5655
5656
5657
5658
5659
5660
5661
5662
5663
5664
5665
5666
5667
5668
5669
5670
5671
5672
5673
5674
5675
5676
5677
5678
5679
5680
5681
5682
5683
5684
5685
5686
5687
5688
5689
5690
5691
5692
5693
5694
5695
5696
5697
5698
5699
5700
5701
5702
5703
5704
5705
5706
5707
5708
5709
5710
5711
5712
5713
5714
5715
5716
5717
5718
5719
5720
5721
5722
5723
5724
5725
5726
5727
5728
5729
5730
5731
5732
5733
5734
5735
5736
5737
5738
5739
5740
5741
5742
5743
5744
5745
5746
5747
5748
5749
5750
5751
5752
5753
5754
5755
5756
5757
5758
5759
5760
5761
5762
5763
5764
5765
5766
5767
5768
5769
5770
5771
5772
5773
5774
5775
5776
5777
5778
5779
5780
5781
5782
5783
5784
5785
5786
5787
5788
5789
5790
5791
5792
5793
5794
5795
5796
5797
5798
5799
5800
5801
5802
5803
5804
5805
5806
5807
5808
5809
5810
5811
5812
5813
5814
5815
5816
5817
5818
5819
5820
5821
5822
5823
5824
5825
5826
5827
5828
5829
5830
5831
5832
5833
5834
5835
5836
5837
5838
5839
5840
5841
5842
5843
5844
5845
5846
5847
5848
5849
5850
5851
5852
5853
5854
5855
5856
5857
5858
5859
5860
5861
5862
5863
5864
5865
5866
5867
5868
5869
5870
5871
5872
5873
5874
5875
5876
5877
5878
5879
5880
5881
5882
5883
5884
5885
5886
5887
5888
5889
5890
5891
5892
5893
5894
5895
5896
5897
5898
5899
5900
5901
5902
5903
5904
5905
5906
5907
5908
5909
5910
5911
5912
5913
5914
5915
5916
5917
5918
5919
5920
5921
5922
5923
5924
5925
5926
5927
5928
5929
5930
5931
5932
5933
5934
5935
5936
5937
5938
5939
5940
5941
5942
5943
5944
5945
5946
5947
5948
5949
5950
5951
5952
5953
5954
5955
5956
5957
5958
5959
5960
5961
5962
5963
5964
5965
5966
5967
5968
5969
5970
5971
5972
5973
5974
5975
5976
5977
5978
5979
5980
5981
5982
5983
5984
5985
5986
5987
5988
5989
5990
5991
5992
5993
5994
5995
5996
5997
5998
5999
6000
6001
6002
6003
6004
6005
6006
6007
6008
6009
6010
6011
6012
6013
6014
6015
6016
6017
6018
6019
6020
6021
6022
6023
6024
6025
6026
6027
6028
6029
6030
6031
6032
6033
6034
6035
6036
6037
6038
6039
6040
6041
6042
6043
6044
6045
6046
6047
6048
6049
6050
6051
6052
6053
6054
6055
6056
6057
6058
6059
6060
6061
6062
6063
6064
6065
6066
6067
6068
6069
6070
6071
6072
6073
6074
6075
6076
6077
6078
6079
6080
6081
6082
6083
6084
6085
6086
6087
6088
6089
6090
6091
6092
6093
6094
6095
6096
6097
6098
6099
6100
6101
6102
6103
6104
6105
6106
6107
6108
6109
6110
6111
6112
6113
6114
6115
6116
6117
6118
6119
6120
6121
6122
6123
6124
6125
6126
6127
6128
6129
6130
6131
6132
6133
6134
6135
6136
6137
6138
6139
6140
6141
6142
6143
6144
6145
6146
6147
6148
6149
6150
6151
6152
6153
6154
6155
6156
6157
6158
6159
6160
6161
6162
6163
6164
6165
6166
6167
6168
6169
6170
6171
6172
6173
6174
6175
6176
6177
6178
6179
6180
6181
6182
6183
6184
6185
6186
6187
6188
6189
6190
6191
6192
6193
6194
6195
6196
6197
6198
6199
6200
6201
6202
6203
6204
6205
6206
6207
6208
6209
6210
6211
6212
6213
6214
6215
6216
6217
6218
6219
6220
6221
6222
6223
6224
6225
6226
6227
6228
6229
6230
6231
6232
6233
6234
6235
6236
6237
6238
6239
6240
6241
6242
6243
6244
6245
6246
6247
6248
6249
6250
6251
6252
6253
6254
6255
6256
6257
6258
6259
6260
6261
6262
6263
6264
6265
6266
6267
6268
6269
6270
6271
6272
6273
6274
6275
6276
6277
6278
6279
6280
6281
6282
6283
6284
6285
6286
6287
6288
6289
6290
6291
6292
6293
6294
6295
6296
6297
6298
6299
6300
6301
6302
6303
6304
6305
6306
6307
6308
6309
6310
6311
6312
6313
6314
6315
6316
6317
6318
6319
6320
6321
6322
6323
6324
6325
6326
6327
6328
6329
6330
6331
6332
6333
6334
6335
6336
6337
6338
6339
6340
6341
6342
6343
6344
6345
6346
6347
6348
6349
6350
6351
6352
6353
6354
6355
6356
6357
6358
6359
6360
6361
6362
6363
6364
6365
6366
6367
6368
6369
6370
6371
6372
6373
6374
6375
6376
6377
6378
6379
6380
6381
6382
6383
6384
6385
6386
6387
6388
6389
6390
6391
6392
6393
6394
6395
6396
6397
6398
6399
6400
6401
6402
6403
6404
6405
6406
6407
6408
6409
6410
6411
6412
6413
6414
6415
6416
6417
6418
6419
6420
6421
6422
6423
6424
6425
6426
6427
6428
6429
6430
6431
6432
6433
6434
6435
6436
6437
6438
6439
6440
6441
6442
6443
6444
6445
6446
6447
6448
6449
6450
6451
6452
6453
6454
6455
6456
6457
6458
6459
6460
6461
6462
6463
6464
6465
6466
6467
6468
6469
6470
6471
6472
6473
6474
6475
6476
6477
6478
6479
6480
6481
6482
6483
6484
6485
6486
6487
6488
6489
6490
6491
6492
6493
6494
6495
6496
6497
6498
6499
6500
6501
6502
6503
6504
6505
6506
6507
6508
6509
6510
6511
6512
6513
6514
6515
6516
6517
6518
6519
6520
6521
6522
6523
6524
6525
6526
6527
6528
6529
6530
6531
6532
6533
6534
6535
6536
6537
6538
6539
6540
6541
6542
6543
6544
6545
6546
6547
6548
6549
6550
6551
6552
6553
6554
6555
6556
6557
6558
6559
6560
6561
6562
6563
6564
6565
6566
6567
6568
6569
6570
6571
6572
6573
6574
6575
6576
6577
6578
6579
6580
6581
6582
6583
6584
6585
6586
6587
6588
6589
6590
6591
6592
6593
6594
6595
6596
6597
6598
6599
6600
6601
6602
6603
6604
6605
6606
6607
6608
6609
6610
6611
6612
6613
6614
6615
6616
6617
6618
6619
6620
6621
6622
6623
6624
6625
6626
6627
6628
6629
6630
6631
6632
6633
6634
6635
6636
6637
6638
6639
6640
6641
6642
6643
6644
6645
6646
6647
6648
6649
6650
6651
6652
6653
6654
6655
6656
6657
6658
6659
6660
6661
6662
6663
6664
6665
6666
6667
6668
6669
6670
6671
6672
6673
6674
6675
6676
6677
6678
6679
6680
6681
6682
6683
6684
6685
6686
6687
6688
6689
6690
6691
6692
6693
6694
6695
6696
6697
6698
6699
6700
6701
6702
6703
6704
6705
6706
6707
6708
6709
6710
6711
6712
6713
6714
6715
6716
6717
6718
6719
6720
6721
6722
6723
6724
6725
6726
6727
6728
6729
6730
6731
6732
6733
6734
6735
6736
6737
6738
6739
6740
6741
6742
6743
6744
6745
6746
6747
6748
6749
6750
6751
6752
6753
6754
6755
6756
6757
6758
6759
6760
6761
6762
6763
6764
6765
6766
6767
6768
6769
6770
6771
6772
6773
6774
6775
6776
6777
6778
; SPDX-License-Identifier: Apache-2.0
circuit HwachaSequencer :
  module HwachaSequencer : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip op : {flip ready : UInt<1>, valid : UInt<1>, bits : {fn : {union : UInt<10>}, sreg : {ss1 : UInt<64>, ss2 : UInt<64>, ss3 : UInt<64>}, base : {vp : {id : UInt<4>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>}, vs1 : {id : UInt<8>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>, prec : UInt<2>}, vs2 : {id : UInt<8>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>, prec : UInt<2>}, vs3 : {id : UInt<8>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>, prec : UInt<2>}, vd : {id : UInt<8>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>, prec : UInt<2>}}, reg : {vp : {id : UInt<8>}, vs1 : {id : UInt<8>}, vs2 : {id : UInt<8>}, vs3 : {id : UInt<8>}, vd : {id : UInt<8>}}, active : {vint : UInt<1>, vipred : UInt<1>, vimul : UInt<1>, vidiv : UInt<1>, vfma : UInt<1>, vfdiv : UInt<1>, vfcmp : UInt<1>, vfconv : UInt<1>, vrpred : UInt<1>, vrfirst : UInt<1>, vamo : UInt<1>, vldx : UInt<1>, vstx : UInt<1>, vld : UInt<1>, vst : UInt<1>}}}, master : {state : {valid : UInt<1>[8], e : {fn : {union : UInt<10>}, sreg : {ss1 : UInt<64>, ss2 : UInt<64>, ss3 : UInt<64>}, base : {vp : {id : UInt<4>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>}, vs1 : {id : UInt<8>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>, prec : UInt<2>}, vs2 : {id : UInt<8>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>, prec : UInt<2>}, vs3 : {id : UInt<8>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>, prec : UInt<2>}, vd : {id : UInt<8>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>, prec : UInt<2>}}, rate : UInt<1>, active : {viu : UInt<1>, vipu : UInt<1>, vimu : UInt<1>, vidu : UInt<1>, vfmu : UInt<1>, vfdu : UInt<1>, vfcu : UInt<1>, vfvu : UInt<1>, vrpu : UInt<1>, vrfu : UInt<1>, vpu : UInt<1>, vgu : UInt<1>, vcu : UInt<1>, vlu : UInt<1>, vsu : UInt<1>, vqu : UInt<1>}, raw : UInt<1>[8], war : UInt<1>[8], waw : UInt<1>[8], last : UInt<1>, rports : UInt<2>, wport : {sram : UInt<4>, pred : UInt<3>}}[8], head : UInt<3>}, update : {valid : UInt<1>[8], reg : {vp : {id : UInt<8>}, vs1 : {id : UInt<8>}, vs2 : {id : UInt<8>}, vs3 : {id : UInt<8>}, vd : {id : UInt<8>}}[8]}, flip clear : UInt<1>[8]}, pending : {mem : UInt<1>, all : UInt<1>}, vf : {flip stop : UInt<1>, last : UInt<1>}, counters : {memoryUOps : UInt<3>, arithUOps : UInt<3>, predUOps : UInt<3>}, debug : {head : UInt<3>, tail : UInt<3>, maybe_full : UInt<1>, empty : UInt<4>}}
    
    clock is invalid
    reset is invalid
    io is invalid
    wire _T : UInt<1>[8] @[compatibility.scala 120:12]
    _T is invalid @[compatibility.scala 120:12]
    _T[0] <= UInt<1>("h00") @[compatibility.scala 120:12]
    _T[1] <= UInt<1>("h00") @[compatibility.scala 120:12]
    _T[2] <= UInt<1>("h00") @[compatibility.scala 120:12]
    _T[3] <= UInt<1>("h00") @[compatibility.scala 120:12]
    _T[4] <= UInt<1>("h00") @[compatibility.scala 120:12]
    _T[5] <= UInt<1>("h00") @[compatibility.scala 120:12]
    _T[6] <= UInt<1>("h00") @[compatibility.scala 120:12]
    _T[7] <= UInt<1>("h00") @[compatibility.scala 120:12]
    reg v : UInt<1>[8], clock with : (reset => (reset, _T)) @[sequencer-master.scala 107:14]
    reg e : {fn : {union : UInt<10>}, sreg : {ss1 : UInt<64>, ss2 : UInt<64>, ss3 : UInt<64>}, base : {vp : {id : UInt<4>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>}, vs1 : {id : UInt<8>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>, prec : UInt<2>}, vs2 : {id : UInt<8>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>, prec : UInt<2>}, vs3 : {id : UInt<8>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>, prec : UInt<2>}, vd : {id : UInt<8>, valid : UInt<1>, scalar : UInt<1>, pred : UInt<1>, prec : UInt<2>}}, rate : UInt<1>, active : {viu : UInt<1>, vipu : UInt<1>, vimu : UInt<1>, vidu : UInt<1>, vfmu : UInt<1>, vfdu : UInt<1>, vfcu : UInt<1>, vfvu : UInt<1>, vrpu : UInt<1>, vrfu : UInt<1>, vpu : UInt<1>, vgu : UInt<1>, vcu : UInt<1>, vlu : UInt<1>, vsu : UInt<1>, vqu : UInt<1>}, raw : UInt<1>[8], war : UInt<1>[8], waw : UInt<1>[8], last : UInt<1>, rports : UInt<2>, wport : {sram : UInt<4>, pred : UInt<3>}}[8], clock @[sequencer-master.scala 109:14]
    reg maybe_full : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[sequencer-master.scala 111:23]
    reg head : UInt<3>, clock with : (reset => (reset, UInt<3>("h00"))) @[sequencer-master.scala 112:17]
    reg tail : UInt<3>, clock with : (reset => (reset, UInt<3>("h00"))) @[sequencer-master.scala 113:17]
    io.master.state.valid <- v @[sequencer-master.scala 115:25]
    io.master.state.e <- e @[sequencer-master.scala 116:21]
    io.master.state.head <= head @[sequencer-master.scala 117:24]
    wire _T_1 : UInt<1>[8] @[sequencer-master.scala 125:27]
    _T_1 is invalid @[sequencer-master.scala 125:27]
    wire _T_2 : UInt<1>[8][8] @[sequencer-master.scala 126:24]
    _T_2 is invalid @[sequencer-master.scala 126:24]
    wire _T_3 : UInt<1>[8][8] @[sequencer-master.scala 127:24]
    _T_3 is invalid @[sequencer-master.scala 127:24]
    wire _T_4 : UInt<1>[8][8] @[sequencer-master.scala 128:24]
    _T_4 is invalid @[sequencer-master.scala 128:24]
    node _T_5 = and(v[0], e[0].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_6 = and(_T_5, io.op.bits.base.vp.valid) @[sequencer-master.scala 137:32]
    node _T_7 = eq(e[0].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_8 = and(_T_7, e[0].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_9 = eq(_T_8, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_10 = and(_T_6, _T_9) @[sequencer-master.scala 137:62]
    node _T_11 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_12 = and(_T_11, io.op.bits.base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_13 = eq(_T_12, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_14 = and(_T_10, _T_13) @[sequencer-master.scala 138:39]
    node _T_15 = eq(e[0].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_16 = eq(e[0].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_17 = and(_T_15, _T_16) @[types-vxu.scala 120:37]
    node _T_18 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_19 = eq(io.op.bits.base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_20 = and(_T_18, _T_19) @[types-vxu.scala 120:37]
    node _T_21 = and(_T_17, _T_20) @[sequencer-master.scala 139:39]
    node _T_22 = and(e[0].base.vd.pred, io.op.bits.base.vp.pred) @[sequencer-master.scala 140:37]
    node _T_23 = or(_T_21, _T_22) @[sequencer-master.scala 139:75]
    node _T_24 = and(_T_14, _T_23) @[sequencer-master.scala 138:76]
    node _T_25 = eq(e[0].base.vd.id, io.op.bits.base.vp.id) @[sequencer-master.scala 141:29]
    node _T_26 = and(_T_24, _T_25) @[sequencer-master.scala 140:72]
    node _T_27 = and(v[1], e[1].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_28 = and(_T_27, io.op.bits.base.vp.valid) @[sequencer-master.scala 137:32]
    node _T_29 = eq(e[1].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_30 = and(_T_29, e[1].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_31 = eq(_T_30, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_32 = and(_T_28, _T_31) @[sequencer-master.scala 137:62]
    node _T_33 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_34 = and(_T_33, io.op.bits.base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_35 = eq(_T_34, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_36 = and(_T_32, _T_35) @[sequencer-master.scala 138:39]
    node _T_37 = eq(e[1].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_38 = eq(e[1].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_39 = and(_T_37, _T_38) @[types-vxu.scala 120:37]
    node _T_40 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_41 = eq(io.op.bits.base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_42 = and(_T_40, _T_41) @[types-vxu.scala 120:37]
    node _T_43 = and(_T_39, _T_42) @[sequencer-master.scala 139:39]
    node _T_44 = and(e[1].base.vd.pred, io.op.bits.base.vp.pred) @[sequencer-master.scala 140:37]
    node _T_45 = or(_T_43, _T_44) @[sequencer-master.scala 139:75]
    node _T_46 = and(_T_36, _T_45) @[sequencer-master.scala 138:76]
    node _T_47 = eq(e[1].base.vd.id, io.op.bits.base.vp.id) @[sequencer-master.scala 141:29]
    node _T_48 = and(_T_46, _T_47) @[sequencer-master.scala 140:72]
    node _T_49 = and(v[2], e[2].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_50 = and(_T_49, io.op.bits.base.vp.valid) @[sequencer-master.scala 137:32]
    node _T_51 = eq(e[2].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_52 = and(_T_51, e[2].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_53 = eq(_T_52, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_54 = and(_T_50, _T_53) @[sequencer-master.scala 137:62]
    node _T_55 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_56 = and(_T_55, io.op.bits.base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_57 = eq(_T_56, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_58 = and(_T_54, _T_57) @[sequencer-master.scala 138:39]
    node _T_59 = eq(e[2].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_60 = eq(e[2].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_61 = and(_T_59, _T_60) @[types-vxu.scala 120:37]
    node _T_62 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_63 = eq(io.op.bits.base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_64 = and(_T_62, _T_63) @[types-vxu.scala 120:37]
    node _T_65 = and(_T_61, _T_64) @[sequencer-master.scala 139:39]
    node _T_66 = and(e[2].base.vd.pred, io.op.bits.base.vp.pred) @[sequencer-master.scala 140:37]
    node _T_67 = or(_T_65, _T_66) @[sequencer-master.scala 139:75]
    node _T_68 = and(_T_58, _T_67) @[sequencer-master.scala 138:76]
    node _T_69 = eq(e[2].base.vd.id, io.op.bits.base.vp.id) @[sequencer-master.scala 141:29]
    node _T_70 = and(_T_68, _T_69) @[sequencer-master.scala 140:72]
    node _T_71 = and(v[3], e[3].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_72 = and(_T_71, io.op.bits.base.vp.valid) @[sequencer-master.scala 137:32]
    node _T_73 = eq(e[3].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_74 = and(_T_73, e[3].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_75 = eq(_T_74, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_76 = and(_T_72, _T_75) @[sequencer-master.scala 137:62]
    node _T_77 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_78 = and(_T_77, io.op.bits.base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_79 = eq(_T_78, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_80 = and(_T_76, _T_79) @[sequencer-master.scala 138:39]
    node _T_81 = eq(e[3].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_82 = eq(e[3].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_83 = and(_T_81, _T_82) @[types-vxu.scala 120:37]
    node _T_84 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_85 = eq(io.op.bits.base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_86 = and(_T_84, _T_85) @[types-vxu.scala 120:37]
    node _T_87 = and(_T_83, _T_86) @[sequencer-master.scala 139:39]
    node _T_88 = and(e[3].base.vd.pred, io.op.bits.base.vp.pred) @[sequencer-master.scala 140:37]
    node _T_89 = or(_T_87, _T_88) @[sequencer-master.scala 139:75]
    node _T_90 = and(_T_80, _T_89) @[sequencer-master.scala 138:76]
    node _T_91 = eq(e[3].base.vd.id, io.op.bits.base.vp.id) @[sequencer-master.scala 141:29]
    node _T_92 = and(_T_90, _T_91) @[sequencer-master.scala 140:72]
    node _T_93 = and(v[4], e[4].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_94 = and(_T_93, io.op.bits.base.vp.valid) @[sequencer-master.scala 137:32]
    node _T_95 = eq(e[4].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_96 = and(_T_95, e[4].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_97 = eq(_T_96, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_98 = and(_T_94, _T_97) @[sequencer-master.scala 137:62]
    node _T_99 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_100 = and(_T_99, io.op.bits.base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_101 = eq(_T_100, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_102 = and(_T_98, _T_101) @[sequencer-master.scala 138:39]
    node _T_103 = eq(e[4].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_104 = eq(e[4].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_105 = and(_T_103, _T_104) @[types-vxu.scala 120:37]
    node _T_106 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_107 = eq(io.op.bits.base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_108 = and(_T_106, _T_107) @[types-vxu.scala 120:37]
    node _T_109 = and(_T_105, _T_108) @[sequencer-master.scala 139:39]
    node _T_110 = and(e[4].base.vd.pred, io.op.bits.base.vp.pred) @[sequencer-master.scala 140:37]
    node _T_111 = or(_T_109, _T_110) @[sequencer-master.scala 139:75]
    node _T_112 = and(_T_102, _T_111) @[sequencer-master.scala 138:76]
    node _T_113 = eq(e[4].base.vd.id, io.op.bits.base.vp.id) @[sequencer-master.scala 141:29]
    node _T_114 = and(_T_112, _T_113) @[sequencer-master.scala 140:72]
    node _T_115 = and(v[5], e[5].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_116 = and(_T_115, io.op.bits.base.vp.valid) @[sequencer-master.scala 137:32]
    node _T_117 = eq(e[5].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_118 = and(_T_117, e[5].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_119 = eq(_T_118, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_120 = and(_T_116, _T_119) @[sequencer-master.scala 137:62]
    node _T_121 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_122 = and(_T_121, io.op.bits.base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_123 = eq(_T_122, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_124 = and(_T_120, _T_123) @[sequencer-master.scala 138:39]
    node _T_125 = eq(e[5].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_126 = eq(e[5].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_127 = and(_T_125, _T_126) @[types-vxu.scala 120:37]
    node _T_128 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_129 = eq(io.op.bits.base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_130 = and(_T_128, _T_129) @[types-vxu.scala 120:37]
    node _T_131 = and(_T_127, _T_130) @[sequencer-master.scala 139:39]
    node _T_132 = and(e[5].base.vd.pred, io.op.bits.base.vp.pred) @[sequencer-master.scala 140:37]
    node _T_133 = or(_T_131, _T_132) @[sequencer-master.scala 139:75]
    node _T_134 = and(_T_124, _T_133) @[sequencer-master.scala 138:76]
    node _T_135 = eq(e[5].base.vd.id, io.op.bits.base.vp.id) @[sequencer-master.scala 141:29]
    node _T_136 = and(_T_134, _T_135) @[sequencer-master.scala 140:72]
    node _T_137 = and(v[6], e[6].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_138 = and(_T_137, io.op.bits.base.vp.valid) @[sequencer-master.scala 137:32]
    node _T_139 = eq(e[6].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_140 = and(_T_139, e[6].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_141 = eq(_T_140, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_142 = and(_T_138, _T_141) @[sequencer-master.scala 137:62]
    node _T_143 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_144 = and(_T_143, io.op.bits.base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_145 = eq(_T_144, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_146 = and(_T_142, _T_145) @[sequencer-master.scala 138:39]
    node _T_147 = eq(e[6].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_148 = eq(e[6].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_149 = and(_T_147, _T_148) @[types-vxu.scala 120:37]
    node _T_150 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_151 = eq(io.op.bits.base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_152 = and(_T_150, _T_151) @[types-vxu.scala 120:37]
    node _T_153 = and(_T_149, _T_152) @[sequencer-master.scala 139:39]
    node _T_154 = and(e[6].base.vd.pred, io.op.bits.base.vp.pred) @[sequencer-master.scala 140:37]
    node _T_155 = or(_T_153, _T_154) @[sequencer-master.scala 139:75]
    node _T_156 = and(_T_146, _T_155) @[sequencer-master.scala 138:76]
    node _T_157 = eq(e[6].base.vd.id, io.op.bits.base.vp.id) @[sequencer-master.scala 141:29]
    node _T_158 = and(_T_156, _T_157) @[sequencer-master.scala 140:72]
    node _T_159 = and(v[7], e[7].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_160 = and(_T_159, io.op.bits.base.vp.valid) @[sequencer-master.scala 137:32]
    node _T_161 = eq(e[7].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_162 = and(_T_161, e[7].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_163 = eq(_T_162, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_164 = and(_T_160, _T_163) @[sequencer-master.scala 137:62]
    node _T_165 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_166 = and(_T_165, io.op.bits.base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_167 = eq(_T_166, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_168 = and(_T_164, _T_167) @[sequencer-master.scala 138:39]
    node _T_169 = eq(e[7].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_170 = eq(e[7].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_171 = and(_T_169, _T_170) @[types-vxu.scala 120:37]
    node _T_172 = eq(io.op.bits.base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_173 = eq(io.op.bits.base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_174 = and(_T_172, _T_173) @[types-vxu.scala 120:37]
    node _T_175 = and(_T_171, _T_174) @[sequencer-master.scala 139:39]
    node _T_176 = and(e[7].base.vd.pred, io.op.bits.base.vp.pred) @[sequencer-master.scala 140:37]
    node _T_177 = or(_T_175, _T_176) @[sequencer-master.scala 139:75]
    node _T_178 = and(_T_168, _T_177) @[sequencer-master.scala 138:76]
    node _T_179 = eq(e[7].base.vd.id, io.op.bits.base.vp.id) @[sequencer-master.scala 141:29]
    node _T_180 = and(_T_178, _T_179) @[sequencer-master.scala 140:72]
    wire _T_181 : UInt<1>[8] @[sequencer-master.scala 136:12]
    _T_181 is invalid @[sequencer-master.scala 136:12]
    _T_181[0] <= _T_26 @[sequencer-master.scala 136:12]
    _T_181[1] <= _T_48 @[sequencer-master.scala 136:12]
    _T_181[2] <= _T_70 @[sequencer-master.scala 136:12]
    _T_181[3] <= _T_92 @[sequencer-master.scala 136:12]
    _T_181[4] <= _T_114 @[sequencer-master.scala 136:12]
    _T_181[5] <= _T_136 @[sequencer-master.scala 136:12]
    _T_181[6] <= _T_158 @[sequencer-master.scala 136:12]
    _T_181[7] <= _T_180 @[sequencer-master.scala 136:12]
    node _T_182 = and(v[0], e[0].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_183 = and(_T_182, io.op.bits.base.vs1.valid) @[sequencer-master.scala 137:32]
    node _T_184 = eq(e[0].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_185 = and(_T_184, e[0].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_186 = eq(_T_185, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_187 = and(_T_183, _T_186) @[sequencer-master.scala 137:62]
    node _T_188 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_189 = and(_T_188, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_190 = eq(_T_189, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_191 = and(_T_187, _T_190) @[sequencer-master.scala 138:39]
    node _T_192 = eq(e[0].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_193 = eq(e[0].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_194 = and(_T_192, _T_193) @[types-vxu.scala 120:37]
    node _T_195 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_196 = eq(io.op.bits.base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_197 = and(_T_195, _T_196) @[types-vxu.scala 120:37]
    node _T_198 = and(_T_194, _T_197) @[sequencer-master.scala 139:39]
    node _T_199 = and(e[0].base.vd.pred, io.op.bits.base.vs1.pred) @[sequencer-master.scala 140:37]
    node _T_200 = or(_T_198, _T_199) @[sequencer-master.scala 139:75]
    node _T_201 = and(_T_191, _T_200) @[sequencer-master.scala 138:76]
    node _T_202 = eq(e[0].base.vd.id, io.op.bits.base.vs1.id) @[sequencer-master.scala 141:29]
    node _T_203 = and(_T_201, _T_202) @[sequencer-master.scala 140:72]
    node _T_204 = and(v[1], e[1].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_205 = and(_T_204, io.op.bits.base.vs1.valid) @[sequencer-master.scala 137:32]
    node _T_206 = eq(e[1].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_207 = and(_T_206, e[1].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_208 = eq(_T_207, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_209 = and(_T_205, _T_208) @[sequencer-master.scala 137:62]
    node _T_210 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_211 = and(_T_210, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_212 = eq(_T_211, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_213 = and(_T_209, _T_212) @[sequencer-master.scala 138:39]
    node _T_214 = eq(e[1].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_215 = eq(e[1].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_216 = and(_T_214, _T_215) @[types-vxu.scala 120:37]
    node _T_217 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_218 = eq(io.op.bits.base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_219 = and(_T_217, _T_218) @[types-vxu.scala 120:37]
    node _T_220 = and(_T_216, _T_219) @[sequencer-master.scala 139:39]
    node _T_221 = and(e[1].base.vd.pred, io.op.bits.base.vs1.pred) @[sequencer-master.scala 140:37]
    node _T_222 = or(_T_220, _T_221) @[sequencer-master.scala 139:75]
    node _T_223 = and(_T_213, _T_222) @[sequencer-master.scala 138:76]
    node _T_224 = eq(e[1].base.vd.id, io.op.bits.base.vs1.id) @[sequencer-master.scala 141:29]
    node _T_225 = and(_T_223, _T_224) @[sequencer-master.scala 140:72]
    node _T_226 = and(v[2], e[2].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_227 = and(_T_226, io.op.bits.base.vs1.valid) @[sequencer-master.scala 137:32]
    node _T_228 = eq(e[2].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_229 = and(_T_228, e[2].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_230 = eq(_T_229, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_231 = and(_T_227, _T_230) @[sequencer-master.scala 137:62]
    node _T_232 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_233 = and(_T_232, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_234 = eq(_T_233, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_235 = and(_T_231, _T_234) @[sequencer-master.scala 138:39]
    node _T_236 = eq(e[2].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_237 = eq(e[2].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_238 = and(_T_236, _T_237) @[types-vxu.scala 120:37]
    node _T_239 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_240 = eq(io.op.bits.base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_241 = and(_T_239, _T_240) @[types-vxu.scala 120:37]
    node _T_242 = and(_T_238, _T_241) @[sequencer-master.scala 139:39]
    node _T_243 = and(e[2].base.vd.pred, io.op.bits.base.vs1.pred) @[sequencer-master.scala 140:37]
    node _T_244 = or(_T_242, _T_243) @[sequencer-master.scala 139:75]
    node _T_245 = and(_T_235, _T_244) @[sequencer-master.scala 138:76]
    node _T_246 = eq(e[2].base.vd.id, io.op.bits.base.vs1.id) @[sequencer-master.scala 141:29]
    node _T_247 = and(_T_245, _T_246) @[sequencer-master.scala 140:72]
    node _T_248 = and(v[3], e[3].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_249 = and(_T_248, io.op.bits.base.vs1.valid) @[sequencer-master.scala 137:32]
    node _T_250 = eq(e[3].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_251 = and(_T_250, e[3].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_252 = eq(_T_251, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_253 = and(_T_249, _T_252) @[sequencer-master.scala 137:62]
    node _T_254 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_255 = and(_T_254, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_256 = eq(_T_255, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_257 = and(_T_253, _T_256) @[sequencer-master.scala 138:39]
    node _T_258 = eq(e[3].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_259 = eq(e[3].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_260 = and(_T_258, _T_259) @[types-vxu.scala 120:37]
    node _T_261 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_262 = eq(io.op.bits.base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_263 = and(_T_261, _T_262) @[types-vxu.scala 120:37]
    node _T_264 = and(_T_260, _T_263) @[sequencer-master.scala 139:39]
    node _T_265 = and(e[3].base.vd.pred, io.op.bits.base.vs1.pred) @[sequencer-master.scala 140:37]
    node _T_266 = or(_T_264, _T_265) @[sequencer-master.scala 139:75]
    node _T_267 = and(_T_257, _T_266) @[sequencer-master.scala 138:76]
    node _T_268 = eq(e[3].base.vd.id, io.op.bits.base.vs1.id) @[sequencer-master.scala 141:29]
    node _T_269 = and(_T_267, _T_268) @[sequencer-master.scala 140:72]
    node _T_270 = and(v[4], e[4].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_271 = and(_T_270, io.op.bits.base.vs1.valid) @[sequencer-master.scala 137:32]
    node _T_272 = eq(e[4].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_273 = and(_T_272, e[4].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_274 = eq(_T_273, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_275 = and(_T_271, _T_274) @[sequencer-master.scala 137:62]
    node _T_276 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_277 = and(_T_276, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_278 = eq(_T_277, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_279 = and(_T_275, _T_278) @[sequencer-master.scala 138:39]
    node _T_280 = eq(e[4].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_281 = eq(e[4].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_282 = and(_T_280, _T_281) @[types-vxu.scala 120:37]
    node _T_283 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_284 = eq(io.op.bits.base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_285 = and(_T_283, _T_284) @[types-vxu.scala 120:37]
    node _T_286 = and(_T_282, _T_285) @[sequencer-master.scala 139:39]
    node _T_287 = and(e[4].base.vd.pred, io.op.bits.base.vs1.pred) @[sequencer-master.scala 140:37]
    node _T_288 = or(_T_286, _T_287) @[sequencer-master.scala 139:75]
    node _T_289 = and(_T_279, _T_288) @[sequencer-master.scala 138:76]
    node _T_290 = eq(e[4].base.vd.id, io.op.bits.base.vs1.id) @[sequencer-master.scala 141:29]
    node _T_291 = and(_T_289, _T_290) @[sequencer-master.scala 140:72]
    node _T_292 = and(v[5], e[5].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_293 = and(_T_292, io.op.bits.base.vs1.valid) @[sequencer-master.scala 137:32]
    node _T_294 = eq(e[5].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_295 = and(_T_294, e[5].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_296 = eq(_T_295, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_297 = and(_T_293, _T_296) @[sequencer-master.scala 137:62]
    node _T_298 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_299 = and(_T_298, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_300 = eq(_T_299, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_301 = and(_T_297, _T_300) @[sequencer-master.scala 138:39]
    node _T_302 = eq(e[5].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_303 = eq(e[5].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_304 = and(_T_302, _T_303) @[types-vxu.scala 120:37]
    node _T_305 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_306 = eq(io.op.bits.base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_307 = and(_T_305, _T_306) @[types-vxu.scala 120:37]
    node _T_308 = and(_T_304, _T_307) @[sequencer-master.scala 139:39]
    node _T_309 = and(e[5].base.vd.pred, io.op.bits.base.vs1.pred) @[sequencer-master.scala 140:37]
    node _T_310 = or(_T_308, _T_309) @[sequencer-master.scala 139:75]
    node _T_311 = and(_T_301, _T_310) @[sequencer-master.scala 138:76]
    node _T_312 = eq(e[5].base.vd.id, io.op.bits.base.vs1.id) @[sequencer-master.scala 141:29]
    node _T_313 = and(_T_311, _T_312) @[sequencer-master.scala 140:72]
    node _T_314 = and(v[6], e[6].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_315 = and(_T_314, io.op.bits.base.vs1.valid) @[sequencer-master.scala 137:32]
    node _T_316 = eq(e[6].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_317 = and(_T_316, e[6].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_318 = eq(_T_317, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_319 = and(_T_315, _T_318) @[sequencer-master.scala 137:62]
    node _T_320 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_321 = and(_T_320, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_322 = eq(_T_321, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_323 = and(_T_319, _T_322) @[sequencer-master.scala 138:39]
    node _T_324 = eq(e[6].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_325 = eq(e[6].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_326 = and(_T_324, _T_325) @[types-vxu.scala 120:37]
    node _T_327 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_328 = eq(io.op.bits.base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_329 = and(_T_327, _T_328) @[types-vxu.scala 120:37]
    node _T_330 = and(_T_326, _T_329) @[sequencer-master.scala 139:39]
    node _T_331 = and(e[6].base.vd.pred, io.op.bits.base.vs1.pred) @[sequencer-master.scala 140:37]
    node _T_332 = or(_T_330, _T_331) @[sequencer-master.scala 139:75]
    node _T_333 = and(_T_323, _T_332) @[sequencer-master.scala 138:76]
    node _T_334 = eq(e[6].base.vd.id, io.op.bits.base.vs1.id) @[sequencer-master.scala 141:29]
    node _T_335 = and(_T_333, _T_334) @[sequencer-master.scala 140:72]
    node _T_336 = and(v[7], e[7].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_337 = and(_T_336, io.op.bits.base.vs1.valid) @[sequencer-master.scala 137:32]
    node _T_338 = eq(e[7].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_339 = and(_T_338, e[7].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_340 = eq(_T_339, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_341 = and(_T_337, _T_340) @[sequencer-master.scala 137:62]
    node _T_342 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_343 = and(_T_342, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_344 = eq(_T_343, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_345 = and(_T_341, _T_344) @[sequencer-master.scala 138:39]
    node _T_346 = eq(e[7].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_347 = eq(e[7].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_348 = and(_T_346, _T_347) @[types-vxu.scala 120:37]
    node _T_349 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_350 = eq(io.op.bits.base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_351 = and(_T_349, _T_350) @[types-vxu.scala 120:37]
    node _T_352 = and(_T_348, _T_351) @[sequencer-master.scala 139:39]
    node _T_353 = and(e[7].base.vd.pred, io.op.bits.base.vs1.pred) @[sequencer-master.scala 140:37]
    node _T_354 = or(_T_352, _T_353) @[sequencer-master.scala 139:75]
    node _T_355 = and(_T_345, _T_354) @[sequencer-master.scala 138:76]
    node _T_356 = eq(e[7].base.vd.id, io.op.bits.base.vs1.id) @[sequencer-master.scala 141:29]
    node _T_357 = and(_T_355, _T_356) @[sequencer-master.scala 140:72]
    wire _T_358 : UInt<1>[8] @[sequencer-master.scala 136:12]
    _T_358 is invalid @[sequencer-master.scala 136:12]
    _T_358[0] <= _T_203 @[sequencer-master.scala 136:12]
    _T_358[1] <= _T_225 @[sequencer-master.scala 136:12]
    _T_358[2] <= _T_247 @[sequencer-master.scala 136:12]
    _T_358[3] <= _T_269 @[sequencer-master.scala 136:12]
    _T_358[4] <= _T_291 @[sequencer-master.scala 136:12]
    _T_358[5] <= _T_313 @[sequencer-master.scala 136:12]
    _T_358[6] <= _T_335 @[sequencer-master.scala 136:12]
    _T_358[7] <= _T_357 @[sequencer-master.scala 136:12]
    node _T_359 = and(v[0], e[0].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_360 = and(_T_359, io.op.bits.base.vs2.valid) @[sequencer-master.scala 137:32]
    node _T_361 = eq(e[0].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_362 = and(_T_361, e[0].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_363 = eq(_T_362, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_364 = and(_T_360, _T_363) @[sequencer-master.scala 137:62]
    node _T_365 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_366 = and(_T_365, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_367 = eq(_T_366, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_368 = and(_T_364, _T_367) @[sequencer-master.scala 138:39]
    node _T_369 = eq(e[0].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_370 = eq(e[0].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_371 = and(_T_369, _T_370) @[types-vxu.scala 120:37]
    node _T_372 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_373 = eq(io.op.bits.base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_374 = and(_T_372, _T_373) @[types-vxu.scala 120:37]
    node _T_375 = and(_T_371, _T_374) @[sequencer-master.scala 139:39]
    node _T_376 = and(e[0].base.vd.pred, io.op.bits.base.vs2.pred) @[sequencer-master.scala 140:37]
    node _T_377 = or(_T_375, _T_376) @[sequencer-master.scala 139:75]
    node _T_378 = and(_T_368, _T_377) @[sequencer-master.scala 138:76]
    node _T_379 = eq(e[0].base.vd.id, io.op.bits.base.vs2.id) @[sequencer-master.scala 141:29]
    node _T_380 = and(_T_378, _T_379) @[sequencer-master.scala 140:72]
    node _T_381 = and(v[1], e[1].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_382 = and(_T_381, io.op.bits.base.vs2.valid) @[sequencer-master.scala 137:32]
    node _T_383 = eq(e[1].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_384 = and(_T_383, e[1].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_385 = eq(_T_384, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_386 = and(_T_382, _T_385) @[sequencer-master.scala 137:62]
    node _T_387 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_388 = and(_T_387, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_389 = eq(_T_388, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_390 = and(_T_386, _T_389) @[sequencer-master.scala 138:39]
    node _T_391 = eq(e[1].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_392 = eq(e[1].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_393 = and(_T_391, _T_392) @[types-vxu.scala 120:37]
    node _T_394 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_395 = eq(io.op.bits.base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_396 = and(_T_394, _T_395) @[types-vxu.scala 120:37]
    node _T_397 = and(_T_393, _T_396) @[sequencer-master.scala 139:39]
    node _T_398 = and(e[1].base.vd.pred, io.op.bits.base.vs2.pred) @[sequencer-master.scala 140:37]
    node _T_399 = or(_T_397, _T_398) @[sequencer-master.scala 139:75]
    node _T_400 = and(_T_390, _T_399) @[sequencer-master.scala 138:76]
    node _T_401 = eq(e[1].base.vd.id, io.op.bits.base.vs2.id) @[sequencer-master.scala 141:29]
    node _T_402 = and(_T_400, _T_401) @[sequencer-master.scala 140:72]
    node _T_403 = and(v[2], e[2].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_404 = and(_T_403, io.op.bits.base.vs2.valid) @[sequencer-master.scala 137:32]
    node _T_405 = eq(e[2].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_406 = and(_T_405, e[2].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_407 = eq(_T_406, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_408 = and(_T_404, _T_407) @[sequencer-master.scala 137:62]
    node _T_409 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_410 = and(_T_409, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_411 = eq(_T_410, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_412 = and(_T_408, _T_411) @[sequencer-master.scala 138:39]
    node _T_413 = eq(e[2].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_414 = eq(e[2].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_415 = and(_T_413, _T_414) @[types-vxu.scala 120:37]
    node _T_416 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_417 = eq(io.op.bits.base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_418 = and(_T_416, _T_417) @[types-vxu.scala 120:37]
    node _T_419 = and(_T_415, _T_418) @[sequencer-master.scala 139:39]
    node _T_420 = and(e[2].base.vd.pred, io.op.bits.base.vs2.pred) @[sequencer-master.scala 140:37]
    node _T_421 = or(_T_419, _T_420) @[sequencer-master.scala 139:75]
    node _T_422 = and(_T_412, _T_421) @[sequencer-master.scala 138:76]
    node _T_423 = eq(e[2].base.vd.id, io.op.bits.base.vs2.id) @[sequencer-master.scala 141:29]
    node _T_424 = and(_T_422, _T_423) @[sequencer-master.scala 140:72]
    node _T_425 = and(v[3], e[3].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_426 = and(_T_425, io.op.bits.base.vs2.valid) @[sequencer-master.scala 137:32]
    node _T_427 = eq(e[3].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_428 = and(_T_427, e[3].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_429 = eq(_T_428, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_430 = and(_T_426, _T_429) @[sequencer-master.scala 137:62]
    node _T_431 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_432 = and(_T_431, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_433 = eq(_T_432, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_434 = and(_T_430, _T_433) @[sequencer-master.scala 138:39]
    node _T_435 = eq(e[3].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_436 = eq(e[3].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_437 = and(_T_435, _T_436) @[types-vxu.scala 120:37]
    node _T_438 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_439 = eq(io.op.bits.base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_440 = and(_T_438, _T_439) @[types-vxu.scala 120:37]
    node _T_441 = and(_T_437, _T_440) @[sequencer-master.scala 139:39]
    node _T_442 = and(e[3].base.vd.pred, io.op.bits.base.vs2.pred) @[sequencer-master.scala 140:37]
    node _T_443 = or(_T_441, _T_442) @[sequencer-master.scala 139:75]
    node _T_444 = and(_T_434, _T_443) @[sequencer-master.scala 138:76]
    node _T_445 = eq(e[3].base.vd.id, io.op.bits.base.vs2.id) @[sequencer-master.scala 141:29]
    node _T_446 = and(_T_444, _T_445) @[sequencer-master.scala 140:72]
    node _T_447 = and(v[4], e[4].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_448 = and(_T_447, io.op.bits.base.vs2.valid) @[sequencer-master.scala 137:32]
    node _T_449 = eq(e[4].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_450 = and(_T_449, e[4].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_451 = eq(_T_450, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_452 = and(_T_448, _T_451) @[sequencer-master.scala 137:62]
    node _T_453 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_454 = and(_T_453, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_455 = eq(_T_454, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_456 = and(_T_452, _T_455) @[sequencer-master.scala 138:39]
    node _T_457 = eq(e[4].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_458 = eq(e[4].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_459 = and(_T_457, _T_458) @[types-vxu.scala 120:37]
    node _T_460 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_461 = eq(io.op.bits.base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_462 = and(_T_460, _T_461) @[types-vxu.scala 120:37]
    node _T_463 = and(_T_459, _T_462) @[sequencer-master.scala 139:39]
    node _T_464 = and(e[4].base.vd.pred, io.op.bits.base.vs2.pred) @[sequencer-master.scala 140:37]
    node _T_465 = or(_T_463, _T_464) @[sequencer-master.scala 139:75]
    node _T_466 = and(_T_456, _T_465) @[sequencer-master.scala 138:76]
    node _T_467 = eq(e[4].base.vd.id, io.op.bits.base.vs2.id) @[sequencer-master.scala 141:29]
    node _T_468 = and(_T_466, _T_467) @[sequencer-master.scala 140:72]
    node _T_469 = and(v[5], e[5].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_470 = and(_T_469, io.op.bits.base.vs2.valid) @[sequencer-master.scala 137:32]
    node _T_471 = eq(e[5].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_472 = and(_T_471, e[5].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_473 = eq(_T_472, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_474 = and(_T_470, _T_473) @[sequencer-master.scala 137:62]
    node _T_475 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_476 = and(_T_475, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_477 = eq(_T_476, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_478 = and(_T_474, _T_477) @[sequencer-master.scala 138:39]
    node _T_479 = eq(e[5].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_480 = eq(e[5].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_481 = and(_T_479, _T_480) @[types-vxu.scala 120:37]
    node _T_482 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_483 = eq(io.op.bits.base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_484 = and(_T_482, _T_483) @[types-vxu.scala 120:37]
    node _T_485 = and(_T_481, _T_484) @[sequencer-master.scala 139:39]
    node _T_486 = and(e[5].base.vd.pred, io.op.bits.base.vs2.pred) @[sequencer-master.scala 140:37]
    node _T_487 = or(_T_485, _T_486) @[sequencer-master.scala 139:75]
    node _T_488 = and(_T_478, _T_487) @[sequencer-master.scala 138:76]
    node _T_489 = eq(e[5].base.vd.id, io.op.bits.base.vs2.id) @[sequencer-master.scala 141:29]
    node _T_490 = and(_T_488, _T_489) @[sequencer-master.scala 140:72]
    node _T_491 = and(v[6], e[6].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_492 = and(_T_491, io.op.bits.base.vs2.valid) @[sequencer-master.scala 137:32]
    node _T_493 = eq(e[6].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_494 = and(_T_493, e[6].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_495 = eq(_T_494, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_496 = and(_T_492, _T_495) @[sequencer-master.scala 137:62]
    node _T_497 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_498 = and(_T_497, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_499 = eq(_T_498, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_500 = and(_T_496, _T_499) @[sequencer-master.scala 138:39]
    node _T_501 = eq(e[6].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_502 = eq(e[6].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_503 = and(_T_501, _T_502) @[types-vxu.scala 120:37]
    node _T_504 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_505 = eq(io.op.bits.base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_506 = and(_T_504, _T_505) @[types-vxu.scala 120:37]
    node _T_507 = and(_T_503, _T_506) @[sequencer-master.scala 139:39]
    node _T_508 = and(e[6].base.vd.pred, io.op.bits.base.vs2.pred) @[sequencer-master.scala 140:37]
    node _T_509 = or(_T_507, _T_508) @[sequencer-master.scala 139:75]
    node _T_510 = and(_T_500, _T_509) @[sequencer-master.scala 138:76]
    node _T_511 = eq(e[6].base.vd.id, io.op.bits.base.vs2.id) @[sequencer-master.scala 141:29]
    node _T_512 = and(_T_510, _T_511) @[sequencer-master.scala 140:72]
    node _T_513 = and(v[7], e[7].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_514 = and(_T_513, io.op.bits.base.vs2.valid) @[sequencer-master.scala 137:32]
    node _T_515 = eq(e[7].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_516 = and(_T_515, e[7].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_517 = eq(_T_516, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_518 = and(_T_514, _T_517) @[sequencer-master.scala 137:62]
    node _T_519 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_520 = and(_T_519, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_521 = eq(_T_520, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_522 = and(_T_518, _T_521) @[sequencer-master.scala 138:39]
    node _T_523 = eq(e[7].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_524 = eq(e[7].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_525 = and(_T_523, _T_524) @[types-vxu.scala 120:37]
    node _T_526 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_527 = eq(io.op.bits.base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_528 = and(_T_526, _T_527) @[types-vxu.scala 120:37]
    node _T_529 = and(_T_525, _T_528) @[sequencer-master.scala 139:39]
    node _T_530 = and(e[7].base.vd.pred, io.op.bits.base.vs2.pred) @[sequencer-master.scala 140:37]
    node _T_531 = or(_T_529, _T_530) @[sequencer-master.scala 139:75]
    node _T_532 = and(_T_522, _T_531) @[sequencer-master.scala 138:76]
    node _T_533 = eq(e[7].base.vd.id, io.op.bits.base.vs2.id) @[sequencer-master.scala 141:29]
    node _T_534 = and(_T_532, _T_533) @[sequencer-master.scala 140:72]
    wire _T_535 : UInt<1>[8] @[sequencer-master.scala 136:12]
    _T_535 is invalid @[sequencer-master.scala 136:12]
    _T_535[0] <= _T_380 @[sequencer-master.scala 136:12]
    _T_535[1] <= _T_402 @[sequencer-master.scala 136:12]
    _T_535[2] <= _T_424 @[sequencer-master.scala 136:12]
    _T_535[3] <= _T_446 @[sequencer-master.scala 136:12]
    _T_535[4] <= _T_468 @[sequencer-master.scala 136:12]
    _T_535[5] <= _T_490 @[sequencer-master.scala 136:12]
    _T_535[6] <= _T_512 @[sequencer-master.scala 136:12]
    _T_535[7] <= _T_534 @[sequencer-master.scala 136:12]
    node _T_536 = and(v[0], e[0].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_537 = and(_T_536, io.op.bits.base.vs3.valid) @[sequencer-master.scala 137:32]
    node _T_538 = eq(e[0].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_539 = and(_T_538, e[0].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_540 = eq(_T_539, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_541 = and(_T_537, _T_540) @[sequencer-master.scala 137:62]
    node _T_542 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_543 = and(_T_542, io.op.bits.base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_544 = eq(_T_543, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_545 = and(_T_541, _T_544) @[sequencer-master.scala 138:39]
    node _T_546 = eq(e[0].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_547 = eq(e[0].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_548 = and(_T_546, _T_547) @[types-vxu.scala 120:37]
    node _T_549 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_550 = eq(io.op.bits.base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_551 = and(_T_549, _T_550) @[types-vxu.scala 120:37]
    node _T_552 = and(_T_548, _T_551) @[sequencer-master.scala 139:39]
    node _T_553 = and(e[0].base.vd.pred, io.op.bits.base.vs3.pred) @[sequencer-master.scala 140:37]
    node _T_554 = or(_T_552, _T_553) @[sequencer-master.scala 139:75]
    node _T_555 = and(_T_545, _T_554) @[sequencer-master.scala 138:76]
    node _T_556 = eq(e[0].base.vd.id, io.op.bits.base.vs3.id) @[sequencer-master.scala 141:29]
    node _T_557 = and(_T_555, _T_556) @[sequencer-master.scala 140:72]
    node _T_558 = and(v[1], e[1].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_559 = and(_T_558, io.op.bits.base.vs3.valid) @[sequencer-master.scala 137:32]
    node _T_560 = eq(e[1].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_561 = and(_T_560, e[1].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_562 = eq(_T_561, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_563 = and(_T_559, _T_562) @[sequencer-master.scala 137:62]
    node _T_564 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_565 = and(_T_564, io.op.bits.base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_566 = eq(_T_565, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_567 = and(_T_563, _T_566) @[sequencer-master.scala 138:39]
    node _T_568 = eq(e[1].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_569 = eq(e[1].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_570 = and(_T_568, _T_569) @[types-vxu.scala 120:37]
    node _T_571 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_572 = eq(io.op.bits.base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_573 = and(_T_571, _T_572) @[types-vxu.scala 120:37]
    node _T_574 = and(_T_570, _T_573) @[sequencer-master.scala 139:39]
    node _T_575 = and(e[1].base.vd.pred, io.op.bits.base.vs3.pred) @[sequencer-master.scala 140:37]
    node _T_576 = or(_T_574, _T_575) @[sequencer-master.scala 139:75]
    node _T_577 = and(_T_567, _T_576) @[sequencer-master.scala 138:76]
    node _T_578 = eq(e[1].base.vd.id, io.op.bits.base.vs3.id) @[sequencer-master.scala 141:29]
    node _T_579 = and(_T_577, _T_578) @[sequencer-master.scala 140:72]
    node _T_580 = and(v[2], e[2].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_581 = and(_T_580, io.op.bits.base.vs3.valid) @[sequencer-master.scala 137:32]
    node _T_582 = eq(e[2].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_583 = and(_T_582, e[2].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_584 = eq(_T_583, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_585 = and(_T_581, _T_584) @[sequencer-master.scala 137:62]
    node _T_586 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_587 = and(_T_586, io.op.bits.base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_588 = eq(_T_587, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_589 = and(_T_585, _T_588) @[sequencer-master.scala 138:39]
    node _T_590 = eq(e[2].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_591 = eq(e[2].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_592 = and(_T_590, _T_591) @[types-vxu.scala 120:37]
    node _T_593 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_594 = eq(io.op.bits.base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_595 = and(_T_593, _T_594) @[types-vxu.scala 120:37]
    node _T_596 = and(_T_592, _T_595) @[sequencer-master.scala 139:39]
    node _T_597 = and(e[2].base.vd.pred, io.op.bits.base.vs3.pred) @[sequencer-master.scala 140:37]
    node _T_598 = or(_T_596, _T_597) @[sequencer-master.scala 139:75]
    node _T_599 = and(_T_589, _T_598) @[sequencer-master.scala 138:76]
    node _T_600 = eq(e[2].base.vd.id, io.op.bits.base.vs3.id) @[sequencer-master.scala 141:29]
    node _T_601 = and(_T_599, _T_600) @[sequencer-master.scala 140:72]
    node _T_602 = and(v[3], e[3].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_603 = and(_T_602, io.op.bits.base.vs3.valid) @[sequencer-master.scala 137:32]
    node _T_604 = eq(e[3].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_605 = and(_T_604, e[3].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_606 = eq(_T_605, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_607 = and(_T_603, _T_606) @[sequencer-master.scala 137:62]
    node _T_608 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_609 = and(_T_608, io.op.bits.base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_610 = eq(_T_609, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_611 = and(_T_607, _T_610) @[sequencer-master.scala 138:39]
    node _T_612 = eq(e[3].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_613 = eq(e[3].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_614 = and(_T_612, _T_613) @[types-vxu.scala 120:37]
    node _T_615 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_616 = eq(io.op.bits.base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_617 = and(_T_615, _T_616) @[types-vxu.scala 120:37]
    node _T_618 = and(_T_614, _T_617) @[sequencer-master.scala 139:39]
    node _T_619 = and(e[3].base.vd.pred, io.op.bits.base.vs3.pred) @[sequencer-master.scala 140:37]
    node _T_620 = or(_T_618, _T_619) @[sequencer-master.scala 139:75]
    node _T_621 = and(_T_611, _T_620) @[sequencer-master.scala 138:76]
    node _T_622 = eq(e[3].base.vd.id, io.op.bits.base.vs3.id) @[sequencer-master.scala 141:29]
    node _T_623 = and(_T_621, _T_622) @[sequencer-master.scala 140:72]
    node _T_624 = and(v[4], e[4].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_625 = and(_T_624, io.op.bits.base.vs3.valid) @[sequencer-master.scala 137:32]
    node _T_626 = eq(e[4].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_627 = and(_T_626, e[4].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_628 = eq(_T_627, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_629 = and(_T_625, _T_628) @[sequencer-master.scala 137:62]
    node _T_630 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_631 = and(_T_630, io.op.bits.base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_632 = eq(_T_631, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_633 = and(_T_629, _T_632) @[sequencer-master.scala 138:39]
    node _T_634 = eq(e[4].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_635 = eq(e[4].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_636 = and(_T_634, _T_635) @[types-vxu.scala 120:37]
    node _T_637 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_638 = eq(io.op.bits.base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_639 = and(_T_637, _T_638) @[types-vxu.scala 120:37]
    node _T_640 = and(_T_636, _T_639) @[sequencer-master.scala 139:39]
    node _T_641 = and(e[4].base.vd.pred, io.op.bits.base.vs3.pred) @[sequencer-master.scala 140:37]
    node _T_642 = or(_T_640, _T_641) @[sequencer-master.scala 139:75]
    node _T_643 = and(_T_633, _T_642) @[sequencer-master.scala 138:76]
    node _T_644 = eq(e[4].base.vd.id, io.op.bits.base.vs3.id) @[sequencer-master.scala 141:29]
    node _T_645 = and(_T_643, _T_644) @[sequencer-master.scala 140:72]
    node _T_646 = and(v[5], e[5].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_647 = and(_T_646, io.op.bits.base.vs3.valid) @[sequencer-master.scala 137:32]
    node _T_648 = eq(e[5].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_649 = and(_T_648, e[5].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_650 = eq(_T_649, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_651 = and(_T_647, _T_650) @[sequencer-master.scala 137:62]
    node _T_652 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_653 = and(_T_652, io.op.bits.base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_654 = eq(_T_653, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_655 = and(_T_651, _T_654) @[sequencer-master.scala 138:39]
    node _T_656 = eq(e[5].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_657 = eq(e[5].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_658 = and(_T_656, _T_657) @[types-vxu.scala 120:37]
    node _T_659 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_660 = eq(io.op.bits.base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_661 = and(_T_659, _T_660) @[types-vxu.scala 120:37]
    node _T_662 = and(_T_658, _T_661) @[sequencer-master.scala 139:39]
    node _T_663 = and(e[5].base.vd.pred, io.op.bits.base.vs3.pred) @[sequencer-master.scala 140:37]
    node _T_664 = or(_T_662, _T_663) @[sequencer-master.scala 139:75]
    node _T_665 = and(_T_655, _T_664) @[sequencer-master.scala 138:76]
    node _T_666 = eq(e[5].base.vd.id, io.op.bits.base.vs3.id) @[sequencer-master.scala 141:29]
    node _T_667 = and(_T_665, _T_666) @[sequencer-master.scala 140:72]
    node _T_668 = and(v[6], e[6].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_669 = and(_T_668, io.op.bits.base.vs3.valid) @[sequencer-master.scala 137:32]
    node _T_670 = eq(e[6].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_671 = and(_T_670, e[6].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_672 = eq(_T_671, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_673 = and(_T_669, _T_672) @[sequencer-master.scala 137:62]
    node _T_674 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_675 = and(_T_674, io.op.bits.base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_676 = eq(_T_675, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_677 = and(_T_673, _T_676) @[sequencer-master.scala 138:39]
    node _T_678 = eq(e[6].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_679 = eq(e[6].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_680 = and(_T_678, _T_679) @[types-vxu.scala 120:37]
    node _T_681 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_682 = eq(io.op.bits.base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_683 = and(_T_681, _T_682) @[types-vxu.scala 120:37]
    node _T_684 = and(_T_680, _T_683) @[sequencer-master.scala 139:39]
    node _T_685 = and(e[6].base.vd.pred, io.op.bits.base.vs3.pred) @[sequencer-master.scala 140:37]
    node _T_686 = or(_T_684, _T_685) @[sequencer-master.scala 139:75]
    node _T_687 = and(_T_677, _T_686) @[sequencer-master.scala 138:76]
    node _T_688 = eq(e[6].base.vd.id, io.op.bits.base.vs3.id) @[sequencer-master.scala 141:29]
    node _T_689 = and(_T_687, _T_688) @[sequencer-master.scala 140:72]
    node _T_690 = and(v[7], e[7].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_691 = and(_T_690, io.op.bits.base.vs3.valid) @[sequencer-master.scala 137:32]
    node _T_692 = eq(e[7].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_693 = and(_T_692, e[7].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_694 = eq(_T_693, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_695 = and(_T_691, _T_694) @[sequencer-master.scala 137:62]
    node _T_696 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_697 = and(_T_696, io.op.bits.base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_698 = eq(_T_697, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_699 = and(_T_695, _T_698) @[sequencer-master.scala 138:39]
    node _T_700 = eq(e[7].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_701 = eq(e[7].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_702 = and(_T_700, _T_701) @[types-vxu.scala 120:37]
    node _T_703 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_704 = eq(io.op.bits.base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_705 = and(_T_703, _T_704) @[types-vxu.scala 120:37]
    node _T_706 = and(_T_702, _T_705) @[sequencer-master.scala 139:39]
    node _T_707 = and(e[7].base.vd.pred, io.op.bits.base.vs3.pred) @[sequencer-master.scala 140:37]
    node _T_708 = or(_T_706, _T_707) @[sequencer-master.scala 139:75]
    node _T_709 = and(_T_699, _T_708) @[sequencer-master.scala 138:76]
    node _T_710 = eq(e[7].base.vd.id, io.op.bits.base.vs3.id) @[sequencer-master.scala 141:29]
    node _T_711 = and(_T_709, _T_710) @[sequencer-master.scala 140:72]
    wire _T_712 : UInt<1>[8] @[sequencer-master.scala 136:12]
    _T_712 is invalid @[sequencer-master.scala 136:12]
    _T_712[0] <= _T_557 @[sequencer-master.scala 136:12]
    _T_712[1] <= _T_579 @[sequencer-master.scala 136:12]
    _T_712[2] <= _T_601 @[sequencer-master.scala 136:12]
    _T_712[3] <= _T_623 @[sequencer-master.scala 136:12]
    _T_712[4] <= _T_645 @[sequencer-master.scala 136:12]
    _T_712[5] <= _T_667 @[sequencer-master.scala 136:12]
    _T_712[6] <= _T_689 @[sequencer-master.scala 136:12]
    _T_712[7] <= _T_711 @[sequencer-master.scala 136:12]
    node _T_713 = and(v[0], e[0].base.vp.valid) @[sequencer-master.scala 136:44]
    node _T_714 = and(_T_713, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_715 = eq(e[0].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_716 = and(_T_715, e[0].base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_717 = eq(_T_716, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_718 = and(_T_714, _T_717) @[sequencer-master.scala 137:62]
    node _T_719 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_720 = and(_T_719, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_721 = eq(_T_720, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_722 = and(_T_718, _T_721) @[sequencer-master.scala 138:39]
    node _T_723 = eq(e[0].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_724 = eq(e[0].base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_725 = and(_T_723, _T_724) @[types-vxu.scala 120:37]
    node _T_726 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_727 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_728 = and(_T_726, _T_727) @[types-vxu.scala 120:37]
    node _T_729 = and(_T_725, _T_728) @[sequencer-master.scala 139:39]
    node _T_730 = and(e[0].base.vp.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_731 = or(_T_729, _T_730) @[sequencer-master.scala 139:75]
    node _T_732 = and(_T_722, _T_731) @[sequencer-master.scala 138:76]
    node _T_733 = eq(e[0].base.vp.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_734 = and(_T_732, _T_733) @[sequencer-master.scala 140:72]
    node _T_735 = and(v[1], e[1].base.vp.valid) @[sequencer-master.scala 136:44]
    node _T_736 = and(_T_735, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_737 = eq(e[1].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_738 = and(_T_737, e[1].base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_739 = eq(_T_738, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_740 = and(_T_736, _T_739) @[sequencer-master.scala 137:62]
    node _T_741 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_742 = and(_T_741, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_743 = eq(_T_742, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_744 = and(_T_740, _T_743) @[sequencer-master.scala 138:39]
    node _T_745 = eq(e[1].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_746 = eq(e[1].base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_747 = and(_T_745, _T_746) @[types-vxu.scala 120:37]
    node _T_748 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_749 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_750 = and(_T_748, _T_749) @[types-vxu.scala 120:37]
    node _T_751 = and(_T_747, _T_750) @[sequencer-master.scala 139:39]
    node _T_752 = and(e[1].base.vp.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_753 = or(_T_751, _T_752) @[sequencer-master.scala 139:75]
    node _T_754 = and(_T_744, _T_753) @[sequencer-master.scala 138:76]
    node _T_755 = eq(e[1].base.vp.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_756 = and(_T_754, _T_755) @[sequencer-master.scala 140:72]
    node _T_757 = and(v[2], e[2].base.vp.valid) @[sequencer-master.scala 136:44]
    node _T_758 = and(_T_757, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_759 = eq(e[2].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_760 = and(_T_759, e[2].base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_761 = eq(_T_760, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_762 = and(_T_758, _T_761) @[sequencer-master.scala 137:62]
    node _T_763 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_764 = and(_T_763, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_765 = eq(_T_764, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_766 = and(_T_762, _T_765) @[sequencer-master.scala 138:39]
    node _T_767 = eq(e[2].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_768 = eq(e[2].base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_769 = and(_T_767, _T_768) @[types-vxu.scala 120:37]
    node _T_770 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_771 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_772 = and(_T_770, _T_771) @[types-vxu.scala 120:37]
    node _T_773 = and(_T_769, _T_772) @[sequencer-master.scala 139:39]
    node _T_774 = and(e[2].base.vp.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_775 = or(_T_773, _T_774) @[sequencer-master.scala 139:75]
    node _T_776 = and(_T_766, _T_775) @[sequencer-master.scala 138:76]
    node _T_777 = eq(e[2].base.vp.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_778 = and(_T_776, _T_777) @[sequencer-master.scala 140:72]
    node _T_779 = and(v[3], e[3].base.vp.valid) @[sequencer-master.scala 136:44]
    node _T_780 = and(_T_779, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_781 = eq(e[3].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_782 = and(_T_781, e[3].base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_783 = eq(_T_782, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_784 = and(_T_780, _T_783) @[sequencer-master.scala 137:62]
    node _T_785 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_786 = and(_T_785, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_787 = eq(_T_786, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_788 = and(_T_784, _T_787) @[sequencer-master.scala 138:39]
    node _T_789 = eq(e[3].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_790 = eq(e[3].base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_791 = and(_T_789, _T_790) @[types-vxu.scala 120:37]
    node _T_792 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_793 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_794 = and(_T_792, _T_793) @[types-vxu.scala 120:37]
    node _T_795 = and(_T_791, _T_794) @[sequencer-master.scala 139:39]
    node _T_796 = and(e[3].base.vp.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_797 = or(_T_795, _T_796) @[sequencer-master.scala 139:75]
    node _T_798 = and(_T_788, _T_797) @[sequencer-master.scala 138:76]
    node _T_799 = eq(e[3].base.vp.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_800 = and(_T_798, _T_799) @[sequencer-master.scala 140:72]
    node _T_801 = and(v[4], e[4].base.vp.valid) @[sequencer-master.scala 136:44]
    node _T_802 = and(_T_801, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_803 = eq(e[4].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_804 = and(_T_803, e[4].base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_805 = eq(_T_804, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_806 = and(_T_802, _T_805) @[sequencer-master.scala 137:62]
    node _T_807 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_808 = and(_T_807, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_809 = eq(_T_808, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_810 = and(_T_806, _T_809) @[sequencer-master.scala 138:39]
    node _T_811 = eq(e[4].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_812 = eq(e[4].base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_813 = and(_T_811, _T_812) @[types-vxu.scala 120:37]
    node _T_814 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_815 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_816 = and(_T_814, _T_815) @[types-vxu.scala 120:37]
    node _T_817 = and(_T_813, _T_816) @[sequencer-master.scala 139:39]
    node _T_818 = and(e[4].base.vp.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_819 = or(_T_817, _T_818) @[sequencer-master.scala 139:75]
    node _T_820 = and(_T_810, _T_819) @[sequencer-master.scala 138:76]
    node _T_821 = eq(e[4].base.vp.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_822 = and(_T_820, _T_821) @[sequencer-master.scala 140:72]
    node _T_823 = and(v[5], e[5].base.vp.valid) @[sequencer-master.scala 136:44]
    node _T_824 = and(_T_823, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_825 = eq(e[5].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_826 = and(_T_825, e[5].base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_827 = eq(_T_826, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_828 = and(_T_824, _T_827) @[sequencer-master.scala 137:62]
    node _T_829 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_830 = and(_T_829, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_831 = eq(_T_830, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_832 = and(_T_828, _T_831) @[sequencer-master.scala 138:39]
    node _T_833 = eq(e[5].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_834 = eq(e[5].base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_835 = and(_T_833, _T_834) @[types-vxu.scala 120:37]
    node _T_836 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_837 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_838 = and(_T_836, _T_837) @[types-vxu.scala 120:37]
    node _T_839 = and(_T_835, _T_838) @[sequencer-master.scala 139:39]
    node _T_840 = and(e[5].base.vp.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_841 = or(_T_839, _T_840) @[sequencer-master.scala 139:75]
    node _T_842 = and(_T_832, _T_841) @[sequencer-master.scala 138:76]
    node _T_843 = eq(e[5].base.vp.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_844 = and(_T_842, _T_843) @[sequencer-master.scala 140:72]
    node _T_845 = and(v[6], e[6].base.vp.valid) @[sequencer-master.scala 136:44]
    node _T_846 = and(_T_845, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_847 = eq(e[6].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_848 = and(_T_847, e[6].base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_849 = eq(_T_848, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_850 = and(_T_846, _T_849) @[sequencer-master.scala 137:62]
    node _T_851 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_852 = and(_T_851, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_853 = eq(_T_852, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_854 = and(_T_850, _T_853) @[sequencer-master.scala 138:39]
    node _T_855 = eq(e[6].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_856 = eq(e[6].base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_857 = and(_T_855, _T_856) @[types-vxu.scala 120:37]
    node _T_858 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_859 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_860 = and(_T_858, _T_859) @[types-vxu.scala 120:37]
    node _T_861 = and(_T_857, _T_860) @[sequencer-master.scala 139:39]
    node _T_862 = and(e[6].base.vp.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_863 = or(_T_861, _T_862) @[sequencer-master.scala 139:75]
    node _T_864 = and(_T_854, _T_863) @[sequencer-master.scala 138:76]
    node _T_865 = eq(e[6].base.vp.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_866 = and(_T_864, _T_865) @[sequencer-master.scala 140:72]
    node _T_867 = and(v[7], e[7].base.vp.valid) @[sequencer-master.scala 136:44]
    node _T_868 = and(_T_867, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_869 = eq(e[7].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_870 = and(_T_869, e[7].base.vp.scalar) @[types-vxu.scala 119:37]
    node _T_871 = eq(_T_870, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_872 = and(_T_868, _T_871) @[sequencer-master.scala 137:62]
    node _T_873 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_874 = and(_T_873, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_875 = eq(_T_874, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_876 = and(_T_872, _T_875) @[sequencer-master.scala 138:39]
    node _T_877 = eq(e[7].base.vp.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_878 = eq(e[7].base.vp.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_879 = and(_T_877, _T_878) @[types-vxu.scala 120:37]
    node _T_880 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_881 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_882 = and(_T_880, _T_881) @[types-vxu.scala 120:37]
    node _T_883 = and(_T_879, _T_882) @[sequencer-master.scala 139:39]
    node _T_884 = and(e[7].base.vp.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_885 = or(_T_883, _T_884) @[sequencer-master.scala 139:75]
    node _T_886 = and(_T_876, _T_885) @[sequencer-master.scala 138:76]
    node _T_887 = eq(e[7].base.vp.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_888 = and(_T_886, _T_887) @[sequencer-master.scala 140:72]
    wire _T_889 : UInt<1>[8] @[sequencer-master.scala 136:12]
    _T_889 is invalid @[sequencer-master.scala 136:12]
    _T_889[0] <= _T_734 @[sequencer-master.scala 136:12]
    _T_889[1] <= _T_756 @[sequencer-master.scala 136:12]
    _T_889[2] <= _T_778 @[sequencer-master.scala 136:12]
    _T_889[3] <= _T_800 @[sequencer-master.scala 136:12]
    _T_889[4] <= _T_822 @[sequencer-master.scala 136:12]
    _T_889[5] <= _T_844 @[sequencer-master.scala 136:12]
    _T_889[6] <= _T_866 @[sequencer-master.scala 136:12]
    _T_889[7] <= _T_888 @[sequencer-master.scala 136:12]
    node _T_890 = and(v[0], e[0].base.vs1.valid) @[sequencer-master.scala 136:44]
    node _T_891 = and(_T_890, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_892 = eq(e[0].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_893 = and(_T_892, e[0].base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_894 = eq(_T_893, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_895 = and(_T_891, _T_894) @[sequencer-master.scala 137:62]
    node _T_896 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_897 = and(_T_896, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_898 = eq(_T_897, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_899 = and(_T_895, _T_898) @[sequencer-master.scala 138:39]
    node _T_900 = eq(e[0].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_901 = eq(e[0].base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_902 = and(_T_900, _T_901) @[types-vxu.scala 120:37]
    node _T_903 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_904 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_905 = and(_T_903, _T_904) @[types-vxu.scala 120:37]
    node _T_906 = and(_T_902, _T_905) @[sequencer-master.scala 139:39]
    node _T_907 = and(e[0].base.vs1.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_908 = or(_T_906, _T_907) @[sequencer-master.scala 139:75]
    node _T_909 = and(_T_899, _T_908) @[sequencer-master.scala 138:76]
    node _T_910 = eq(e[0].base.vs1.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_911 = and(_T_909, _T_910) @[sequencer-master.scala 140:72]
    node _T_912 = and(v[1], e[1].base.vs1.valid) @[sequencer-master.scala 136:44]
    node _T_913 = and(_T_912, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_914 = eq(e[1].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_915 = and(_T_914, e[1].base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_916 = eq(_T_915, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_917 = and(_T_913, _T_916) @[sequencer-master.scala 137:62]
    node _T_918 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_919 = and(_T_918, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_920 = eq(_T_919, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_921 = and(_T_917, _T_920) @[sequencer-master.scala 138:39]
    node _T_922 = eq(e[1].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_923 = eq(e[1].base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_924 = and(_T_922, _T_923) @[types-vxu.scala 120:37]
    node _T_925 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_926 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_927 = and(_T_925, _T_926) @[types-vxu.scala 120:37]
    node _T_928 = and(_T_924, _T_927) @[sequencer-master.scala 139:39]
    node _T_929 = and(e[1].base.vs1.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_930 = or(_T_928, _T_929) @[sequencer-master.scala 139:75]
    node _T_931 = and(_T_921, _T_930) @[sequencer-master.scala 138:76]
    node _T_932 = eq(e[1].base.vs1.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_933 = and(_T_931, _T_932) @[sequencer-master.scala 140:72]
    node _T_934 = and(v[2], e[2].base.vs1.valid) @[sequencer-master.scala 136:44]
    node _T_935 = and(_T_934, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_936 = eq(e[2].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_937 = and(_T_936, e[2].base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_938 = eq(_T_937, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_939 = and(_T_935, _T_938) @[sequencer-master.scala 137:62]
    node _T_940 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_941 = and(_T_940, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_942 = eq(_T_941, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_943 = and(_T_939, _T_942) @[sequencer-master.scala 138:39]
    node _T_944 = eq(e[2].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_945 = eq(e[2].base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_946 = and(_T_944, _T_945) @[types-vxu.scala 120:37]
    node _T_947 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_948 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_949 = and(_T_947, _T_948) @[types-vxu.scala 120:37]
    node _T_950 = and(_T_946, _T_949) @[sequencer-master.scala 139:39]
    node _T_951 = and(e[2].base.vs1.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_952 = or(_T_950, _T_951) @[sequencer-master.scala 139:75]
    node _T_953 = and(_T_943, _T_952) @[sequencer-master.scala 138:76]
    node _T_954 = eq(e[2].base.vs1.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_955 = and(_T_953, _T_954) @[sequencer-master.scala 140:72]
    node _T_956 = and(v[3], e[3].base.vs1.valid) @[sequencer-master.scala 136:44]
    node _T_957 = and(_T_956, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_958 = eq(e[3].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_959 = and(_T_958, e[3].base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_960 = eq(_T_959, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_961 = and(_T_957, _T_960) @[sequencer-master.scala 137:62]
    node _T_962 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_963 = and(_T_962, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_964 = eq(_T_963, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_965 = and(_T_961, _T_964) @[sequencer-master.scala 138:39]
    node _T_966 = eq(e[3].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_967 = eq(e[3].base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_968 = and(_T_966, _T_967) @[types-vxu.scala 120:37]
    node _T_969 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_970 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_971 = and(_T_969, _T_970) @[types-vxu.scala 120:37]
    node _T_972 = and(_T_968, _T_971) @[sequencer-master.scala 139:39]
    node _T_973 = and(e[3].base.vs1.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_974 = or(_T_972, _T_973) @[sequencer-master.scala 139:75]
    node _T_975 = and(_T_965, _T_974) @[sequencer-master.scala 138:76]
    node _T_976 = eq(e[3].base.vs1.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_977 = and(_T_975, _T_976) @[sequencer-master.scala 140:72]
    node _T_978 = and(v[4], e[4].base.vs1.valid) @[sequencer-master.scala 136:44]
    node _T_979 = and(_T_978, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_980 = eq(e[4].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_981 = and(_T_980, e[4].base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_982 = eq(_T_981, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_983 = and(_T_979, _T_982) @[sequencer-master.scala 137:62]
    node _T_984 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_985 = and(_T_984, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_986 = eq(_T_985, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_987 = and(_T_983, _T_986) @[sequencer-master.scala 138:39]
    node _T_988 = eq(e[4].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_989 = eq(e[4].base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_990 = and(_T_988, _T_989) @[types-vxu.scala 120:37]
    node _T_991 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_992 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_993 = and(_T_991, _T_992) @[types-vxu.scala 120:37]
    node _T_994 = and(_T_990, _T_993) @[sequencer-master.scala 139:39]
    node _T_995 = and(e[4].base.vs1.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_996 = or(_T_994, _T_995) @[sequencer-master.scala 139:75]
    node _T_997 = and(_T_987, _T_996) @[sequencer-master.scala 138:76]
    node _T_998 = eq(e[4].base.vs1.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_999 = and(_T_997, _T_998) @[sequencer-master.scala 140:72]
    node _T_1000 = and(v[5], e[5].base.vs1.valid) @[sequencer-master.scala 136:44]
    node _T_1001 = and(_T_1000, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1002 = eq(e[5].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1003 = and(_T_1002, e[5].base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_1004 = eq(_T_1003, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1005 = and(_T_1001, _T_1004) @[sequencer-master.scala 137:62]
    node _T_1006 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1007 = and(_T_1006, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1008 = eq(_T_1007, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1009 = and(_T_1005, _T_1008) @[sequencer-master.scala 138:39]
    node _T_1010 = eq(e[5].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1011 = eq(e[5].base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1012 = and(_T_1010, _T_1011) @[types-vxu.scala 120:37]
    node _T_1013 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1014 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1015 = and(_T_1013, _T_1014) @[types-vxu.scala 120:37]
    node _T_1016 = and(_T_1012, _T_1015) @[sequencer-master.scala 139:39]
    node _T_1017 = and(e[5].base.vs1.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1018 = or(_T_1016, _T_1017) @[sequencer-master.scala 139:75]
    node _T_1019 = and(_T_1009, _T_1018) @[sequencer-master.scala 138:76]
    node _T_1020 = eq(e[5].base.vs1.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1021 = and(_T_1019, _T_1020) @[sequencer-master.scala 140:72]
    node _T_1022 = and(v[6], e[6].base.vs1.valid) @[sequencer-master.scala 136:44]
    node _T_1023 = and(_T_1022, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1024 = eq(e[6].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1025 = and(_T_1024, e[6].base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_1026 = eq(_T_1025, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1027 = and(_T_1023, _T_1026) @[sequencer-master.scala 137:62]
    node _T_1028 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1029 = and(_T_1028, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1030 = eq(_T_1029, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1031 = and(_T_1027, _T_1030) @[sequencer-master.scala 138:39]
    node _T_1032 = eq(e[6].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1033 = eq(e[6].base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1034 = and(_T_1032, _T_1033) @[types-vxu.scala 120:37]
    node _T_1035 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1036 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1037 = and(_T_1035, _T_1036) @[types-vxu.scala 120:37]
    node _T_1038 = and(_T_1034, _T_1037) @[sequencer-master.scala 139:39]
    node _T_1039 = and(e[6].base.vs1.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1040 = or(_T_1038, _T_1039) @[sequencer-master.scala 139:75]
    node _T_1041 = and(_T_1031, _T_1040) @[sequencer-master.scala 138:76]
    node _T_1042 = eq(e[6].base.vs1.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1043 = and(_T_1041, _T_1042) @[sequencer-master.scala 140:72]
    node _T_1044 = and(v[7], e[7].base.vs1.valid) @[sequencer-master.scala 136:44]
    node _T_1045 = and(_T_1044, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1046 = eq(e[7].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1047 = and(_T_1046, e[7].base.vs1.scalar) @[types-vxu.scala 119:37]
    node _T_1048 = eq(_T_1047, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1049 = and(_T_1045, _T_1048) @[sequencer-master.scala 137:62]
    node _T_1050 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1051 = and(_T_1050, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1052 = eq(_T_1051, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1053 = and(_T_1049, _T_1052) @[sequencer-master.scala 138:39]
    node _T_1054 = eq(e[7].base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1055 = eq(e[7].base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1056 = and(_T_1054, _T_1055) @[types-vxu.scala 120:37]
    node _T_1057 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1058 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1059 = and(_T_1057, _T_1058) @[types-vxu.scala 120:37]
    node _T_1060 = and(_T_1056, _T_1059) @[sequencer-master.scala 139:39]
    node _T_1061 = and(e[7].base.vs1.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1062 = or(_T_1060, _T_1061) @[sequencer-master.scala 139:75]
    node _T_1063 = and(_T_1053, _T_1062) @[sequencer-master.scala 138:76]
    node _T_1064 = eq(e[7].base.vs1.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1065 = and(_T_1063, _T_1064) @[sequencer-master.scala 140:72]
    wire _T_1066 : UInt<1>[8] @[sequencer-master.scala 136:12]
    _T_1066 is invalid @[sequencer-master.scala 136:12]
    _T_1066[0] <= _T_911 @[sequencer-master.scala 136:12]
    _T_1066[1] <= _T_933 @[sequencer-master.scala 136:12]
    _T_1066[2] <= _T_955 @[sequencer-master.scala 136:12]
    _T_1066[3] <= _T_977 @[sequencer-master.scala 136:12]
    _T_1066[4] <= _T_999 @[sequencer-master.scala 136:12]
    _T_1066[5] <= _T_1021 @[sequencer-master.scala 136:12]
    _T_1066[6] <= _T_1043 @[sequencer-master.scala 136:12]
    _T_1066[7] <= _T_1065 @[sequencer-master.scala 136:12]
    node _T_1067 = and(v[0], e[0].base.vs2.valid) @[sequencer-master.scala 136:44]
    node _T_1068 = and(_T_1067, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1069 = eq(e[0].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1070 = and(_T_1069, e[0].base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_1071 = eq(_T_1070, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1072 = and(_T_1068, _T_1071) @[sequencer-master.scala 137:62]
    node _T_1073 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1074 = and(_T_1073, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1075 = eq(_T_1074, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1076 = and(_T_1072, _T_1075) @[sequencer-master.scala 138:39]
    node _T_1077 = eq(e[0].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1078 = eq(e[0].base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1079 = and(_T_1077, _T_1078) @[types-vxu.scala 120:37]
    node _T_1080 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1081 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1082 = and(_T_1080, _T_1081) @[types-vxu.scala 120:37]
    node _T_1083 = and(_T_1079, _T_1082) @[sequencer-master.scala 139:39]
    node _T_1084 = and(e[0].base.vs2.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1085 = or(_T_1083, _T_1084) @[sequencer-master.scala 139:75]
    node _T_1086 = and(_T_1076, _T_1085) @[sequencer-master.scala 138:76]
    node _T_1087 = eq(e[0].base.vs2.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1088 = and(_T_1086, _T_1087) @[sequencer-master.scala 140:72]
    node _T_1089 = and(v[1], e[1].base.vs2.valid) @[sequencer-master.scala 136:44]
    node _T_1090 = and(_T_1089, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1091 = eq(e[1].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1092 = and(_T_1091, e[1].base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_1093 = eq(_T_1092, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1094 = and(_T_1090, _T_1093) @[sequencer-master.scala 137:62]
    node _T_1095 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1096 = and(_T_1095, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1097 = eq(_T_1096, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1098 = and(_T_1094, _T_1097) @[sequencer-master.scala 138:39]
    node _T_1099 = eq(e[1].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1100 = eq(e[1].base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1101 = and(_T_1099, _T_1100) @[types-vxu.scala 120:37]
    node _T_1102 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1103 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1104 = and(_T_1102, _T_1103) @[types-vxu.scala 120:37]
    node _T_1105 = and(_T_1101, _T_1104) @[sequencer-master.scala 139:39]
    node _T_1106 = and(e[1].base.vs2.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1107 = or(_T_1105, _T_1106) @[sequencer-master.scala 139:75]
    node _T_1108 = and(_T_1098, _T_1107) @[sequencer-master.scala 138:76]
    node _T_1109 = eq(e[1].base.vs2.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1110 = and(_T_1108, _T_1109) @[sequencer-master.scala 140:72]
    node _T_1111 = and(v[2], e[2].base.vs2.valid) @[sequencer-master.scala 136:44]
    node _T_1112 = and(_T_1111, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1113 = eq(e[2].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1114 = and(_T_1113, e[2].base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_1115 = eq(_T_1114, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1116 = and(_T_1112, _T_1115) @[sequencer-master.scala 137:62]
    node _T_1117 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1118 = and(_T_1117, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1119 = eq(_T_1118, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1120 = and(_T_1116, _T_1119) @[sequencer-master.scala 138:39]
    node _T_1121 = eq(e[2].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1122 = eq(e[2].base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1123 = and(_T_1121, _T_1122) @[types-vxu.scala 120:37]
    node _T_1124 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1125 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1126 = and(_T_1124, _T_1125) @[types-vxu.scala 120:37]
    node _T_1127 = and(_T_1123, _T_1126) @[sequencer-master.scala 139:39]
    node _T_1128 = and(e[2].base.vs2.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1129 = or(_T_1127, _T_1128) @[sequencer-master.scala 139:75]
    node _T_1130 = and(_T_1120, _T_1129) @[sequencer-master.scala 138:76]
    node _T_1131 = eq(e[2].base.vs2.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1132 = and(_T_1130, _T_1131) @[sequencer-master.scala 140:72]
    node _T_1133 = and(v[3], e[3].base.vs2.valid) @[sequencer-master.scala 136:44]
    node _T_1134 = and(_T_1133, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1135 = eq(e[3].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1136 = and(_T_1135, e[3].base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_1137 = eq(_T_1136, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1138 = and(_T_1134, _T_1137) @[sequencer-master.scala 137:62]
    node _T_1139 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1140 = and(_T_1139, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1141 = eq(_T_1140, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1142 = and(_T_1138, _T_1141) @[sequencer-master.scala 138:39]
    node _T_1143 = eq(e[3].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1144 = eq(e[3].base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1145 = and(_T_1143, _T_1144) @[types-vxu.scala 120:37]
    node _T_1146 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1147 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1148 = and(_T_1146, _T_1147) @[types-vxu.scala 120:37]
    node _T_1149 = and(_T_1145, _T_1148) @[sequencer-master.scala 139:39]
    node _T_1150 = and(e[3].base.vs2.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1151 = or(_T_1149, _T_1150) @[sequencer-master.scala 139:75]
    node _T_1152 = and(_T_1142, _T_1151) @[sequencer-master.scala 138:76]
    node _T_1153 = eq(e[3].base.vs2.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1154 = and(_T_1152, _T_1153) @[sequencer-master.scala 140:72]
    node _T_1155 = and(v[4], e[4].base.vs2.valid) @[sequencer-master.scala 136:44]
    node _T_1156 = and(_T_1155, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1157 = eq(e[4].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1158 = and(_T_1157, e[4].base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_1159 = eq(_T_1158, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1160 = and(_T_1156, _T_1159) @[sequencer-master.scala 137:62]
    node _T_1161 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1162 = and(_T_1161, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1163 = eq(_T_1162, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1164 = and(_T_1160, _T_1163) @[sequencer-master.scala 138:39]
    node _T_1165 = eq(e[4].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1166 = eq(e[4].base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1167 = and(_T_1165, _T_1166) @[types-vxu.scala 120:37]
    node _T_1168 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1169 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1170 = and(_T_1168, _T_1169) @[types-vxu.scala 120:37]
    node _T_1171 = and(_T_1167, _T_1170) @[sequencer-master.scala 139:39]
    node _T_1172 = and(e[4].base.vs2.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1173 = or(_T_1171, _T_1172) @[sequencer-master.scala 139:75]
    node _T_1174 = and(_T_1164, _T_1173) @[sequencer-master.scala 138:76]
    node _T_1175 = eq(e[4].base.vs2.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1176 = and(_T_1174, _T_1175) @[sequencer-master.scala 140:72]
    node _T_1177 = and(v[5], e[5].base.vs2.valid) @[sequencer-master.scala 136:44]
    node _T_1178 = and(_T_1177, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1179 = eq(e[5].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1180 = and(_T_1179, e[5].base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_1181 = eq(_T_1180, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1182 = and(_T_1178, _T_1181) @[sequencer-master.scala 137:62]
    node _T_1183 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1184 = and(_T_1183, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1185 = eq(_T_1184, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1186 = and(_T_1182, _T_1185) @[sequencer-master.scala 138:39]
    node _T_1187 = eq(e[5].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1188 = eq(e[5].base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1189 = and(_T_1187, _T_1188) @[types-vxu.scala 120:37]
    node _T_1190 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1191 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1192 = and(_T_1190, _T_1191) @[types-vxu.scala 120:37]
    node _T_1193 = and(_T_1189, _T_1192) @[sequencer-master.scala 139:39]
    node _T_1194 = and(e[5].base.vs2.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1195 = or(_T_1193, _T_1194) @[sequencer-master.scala 139:75]
    node _T_1196 = and(_T_1186, _T_1195) @[sequencer-master.scala 138:76]
    node _T_1197 = eq(e[5].base.vs2.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1198 = and(_T_1196, _T_1197) @[sequencer-master.scala 140:72]
    node _T_1199 = and(v[6], e[6].base.vs2.valid) @[sequencer-master.scala 136:44]
    node _T_1200 = and(_T_1199, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1201 = eq(e[6].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1202 = and(_T_1201, e[6].base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_1203 = eq(_T_1202, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1204 = and(_T_1200, _T_1203) @[sequencer-master.scala 137:62]
    node _T_1205 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1206 = and(_T_1205, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1207 = eq(_T_1206, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1208 = and(_T_1204, _T_1207) @[sequencer-master.scala 138:39]
    node _T_1209 = eq(e[6].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1210 = eq(e[6].base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1211 = and(_T_1209, _T_1210) @[types-vxu.scala 120:37]
    node _T_1212 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1213 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1214 = and(_T_1212, _T_1213) @[types-vxu.scala 120:37]
    node _T_1215 = and(_T_1211, _T_1214) @[sequencer-master.scala 139:39]
    node _T_1216 = and(e[6].base.vs2.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1217 = or(_T_1215, _T_1216) @[sequencer-master.scala 139:75]
    node _T_1218 = and(_T_1208, _T_1217) @[sequencer-master.scala 138:76]
    node _T_1219 = eq(e[6].base.vs2.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1220 = and(_T_1218, _T_1219) @[sequencer-master.scala 140:72]
    node _T_1221 = and(v[7], e[7].base.vs2.valid) @[sequencer-master.scala 136:44]
    node _T_1222 = and(_T_1221, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1223 = eq(e[7].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1224 = and(_T_1223, e[7].base.vs2.scalar) @[types-vxu.scala 119:37]
    node _T_1225 = eq(_T_1224, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1226 = and(_T_1222, _T_1225) @[sequencer-master.scala 137:62]
    node _T_1227 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1228 = and(_T_1227, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1229 = eq(_T_1228, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1230 = and(_T_1226, _T_1229) @[sequencer-master.scala 138:39]
    node _T_1231 = eq(e[7].base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1232 = eq(e[7].base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1233 = and(_T_1231, _T_1232) @[types-vxu.scala 120:37]
    node _T_1234 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1235 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1236 = and(_T_1234, _T_1235) @[types-vxu.scala 120:37]
    node _T_1237 = and(_T_1233, _T_1236) @[sequencer-master.scala 139:39]
    node _T_1238 = and(e[7].base.vs2.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1239 = or(_T_1237, _T_1238) @[sequencer-master.scala 139:75]
    node _T_1240 = and(_T_1230, _T_1239) @[sequencer-master.scala 138:76]
    node _T_1241 = eq(e[7].base.vs2.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1242 = and(_T_1240, _T_1241) @[sequencer-master.scala 140:72]
    wire _T_1243 : UInt<1>[8] @[sequencer-master.scala 136:12]
    _T_1243 is invalid @[sequencer-master.scala 136:12]
    _T_1243[0] <= _T_1088 @[sequencer-master.scala 136:12]
    _T_1243[1] <= _T_1110 @[sequencer-master.scala 136:12]
    _T_1243[2] <= _T_1132 @[sequencer-master.scala 136:12]
    _T_1243[3] <= _T_1154 @[sequencer-master.scala 136:12]
    _T_1243[4] <= _T_1176 @[sequencer-master.scala 136:12]
    _T_1243[5] <= _T_1198 @[sequencer-master.scala 136:12]
    _T_1243[6] <= _T_1220 @[sequencer-master.scala 136:12]
    _T_1243[7] <= _T_1242 @[sequencer-master.scala 136:12]
    node _T_1244 = and(v[0], e[0].base.vs3.valid) @[sequencer-master.scala 136:44]
    node _T_1245 = and(_T_1244, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1246 = eq(e[0].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1247 = and(_T_1246, e[0].base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_1248 = eq(_T_1247, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1249 = and(_T_1245, _T_1248) @[sequencer-master.scala 137:62]
    node _T_1250 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1251 = and(_T_1250, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1252 = eq(_T_1251, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1253 = and(_T_1249, _T_1252) @[sequencer-master.scala 138:39]
    node _T_1254 = eq(e[0].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1255 = eq(e[0].base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1256 = and(_T_1254, _T_1255) @[types-vxu.scala 120:37]
    node _T_1257 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1258 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1259 = and(_T_1257, _T_1258) @[types-vxu.scala 120:37]
    node _T_1260 = and(_T_1256, _T_1259) @[sequencer-master.scala 139:39]
    node _T_1261 = and(e[0].base.vs3.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1262 = or(_T_1260, _T_1261) @[sequencer-master.scala 139:75]
    node _T_1263 = and(_T_1253, _T_1262) @[sequencer-master.scala 138:76]
    node _T_1264 = eq(e[0].base.vs3.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1265 = and(_T_1263, _T_1264) @[sequencer-master.scala 140:72]
    node _T_1266 = and(v[1], e[1].base.vs3.valid) @[sequencer-master.scala 136:44]
    node _T_1267 = and(_T_1266, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1268 = eq(e[1].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1269 = and(_T_1268, e[1].base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_1270 = eq(_T_1269, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1271 = and(_T_1267, _T_1270) @[sequencer-master.scala 137:62]
    node _T_1272 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1273 = and(_T_1272, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1274 = eq(_T_1273, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1275 = and(_T_1271, _T_1274) @[sequencer-master.scala 138:39]
    node _T_1276 = eq(e[1].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1277 = eq(e[1].base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1278 = and(_T_1276, _T_1277) @[types-vxu.scala 120:37]
    node _T_1279 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1280 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1281 = and(_T_1279, _T_1280) @[types-vxu.scala 120:37]
    node _T_1282 = and(_T_1278, _T_1281) @[sequencer-master.scala 139:39]
    node _T_1283 = and(e[1].base.vs3.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1284 = or(_T_1282, _T_1283) @[sequencer-master.scala 139:75]
    node _T_1285 = and(_T_1275, _T_1284) @[sequencer-master.scala 138:76]
    node _T_1286 = eq(e[1].base.vs3.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1287 = and(_T_1285, _T_1286) @[sequencer-master.scala 140:72]
    node _T_1288 = and(v[2], e[2].base.vs3.valid) @[sequencer-master.scala 136:44]
    node _T_1289 = and(_T_1288, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1290 = eq(e[2].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1291 = and(_T_1290, e[2].base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_1292 = eq(_T_1291, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1293 = and(_T_1289, _T_1292) @[sequencer-master.scala 137:62]
    node _T_1294 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1295 = and(_T_1294, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1296 = eq(_T_1295, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1297 = and(_T_1293, _T_1296) @[sequencer-master.scala 138:39]
    node _T_1298 = eq(e[2].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1299 = eq(e[2].base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1300 = and(_T_1298, _T_1299) @[types-vxu.scala 120:37]
    node _T_1301 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1302 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1303 = and(_T_1301, _T_1302) @[types-vxu.scala 120:37]
    node _T_1304 = and(_T_1300, _T_1303) @[sequencer-master.scala 139:39]
    node _T_1305 = and(e[2].base.vs3.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1306 = or(_T_1304, _T_1305) @[sequencer-master.scala 139:75]
    node _T_1307 = and(_T_1297, _T_1306) @[sequencer-master.scala 138:76]
    node _T_1308 = eq(e[2].base.vs3.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1309 = and(_T_1307, _T_1308) @[sequencer-master.scala 140:72]
    node _T_1310 = and(v[3], e[3].base.vs3.valid) @[sequencer-master.scala 136:44]
    node _T_1311 = and(_T_1310, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1312 = eq(e[3].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1313 = and(_T_1312, e[3].base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_1314 = eq(_T_1313, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1315 = and(_T_1311, _T_1314) @[sequencer-master.scala 137:62]
    node _T_1316 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1317 = and(_T_1316, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1318 = eq(_T_1317, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1319 = and(_T_1315, _T_1318) @[sequencer-master.scala 138:39]
    node _T_1320 = eq(e[3].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1321 = eq(e[3].base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1322 = and(_T_1320, _T_1321) @[types-vxu.scala 120:37]
    node _T_1323 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1324 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1325 = and(_T_1323, _T_1324) @[types-vxu.scala 120:37]
    node _T_1326 = and(_T_1322, _T_1325) @[sequencer-master.scala 139:39]
    node _T_1327 = and(e[3].base.vs3.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1328 = or(_T_1326, _T_1327) @[sequencer-master.scala 139:75]
    node _T_1329 = and(_T_1319, _T_1328) @[sequencer-master.scala 138:76]
    node _T_1330 = eq(e[3].base.vs3.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1331 = and(_T_1329, _T_1330) @[sequencer-master.scala 140:72]
    node _T_1332 = and(v[4], e[4].base.vs3.valid) @[sequencer-master.scala 136:44]
    node _T_1333 = and(_T_1332, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1334 = eq(e[4].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1335 = and(_T_1334, e[4].base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_1336 = eq(_T_1335, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1337 = and(_T_1333, _T_1336) @[sequencer-master.scala 137:62]
    node _T_1338 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1339 = and(_T_1338, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1340 = eq(_T_1339, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1341 = and(_T_1337, _T_1340) @[sequencer-master.scala 138:39]
    node _T_1342 = eq(e[4].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1343 = eq(e[4].base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1344 = and(_T_1342, _T_1343) @[types-vxu.scala 120:37]
    node _T_1345 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1346 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1347 = and(_T_1345, _T_1346) @[types-vxu.scala 120:37]
    node _T_1348 = and(_T_1344, _T_1347) @[sequencer-master.scala 139:39]
    node _T_1349 = and(e[4].base.vs3.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1350 = or(_T_1348, _T_1349) @[sequencer-master.scala 139:75]
    node _T_1351 = and(_T_1341, _T_1350) @[sequencer-master.scala 138:76]
    node _T_1352 = eq(e[4].base.vs3.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1353 = and(_T_1351, _T_1352) @[sequencer-master.scala 140:72]
    node _T_1354 = and(v[5], e[5].base.vs3.valid) @[sequencer-master.scala 136:44]
    node _T_1355 = and(_T_1354, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1356 = eq(e[5].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1357 = and(_T_1356, e[5].base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_1358 = eq(_T_1357, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1359 = and(_T_1355, _T_1358) @[sequencer-master.scala 137:62]
    node _T_1360 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1361 = and(_T_1360, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1362 = eq(_T_1361, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1363 = and(_T_1359, _T_1362) @[sequencer-master.scala 138:39]
    node _T_1364 = eq(e[5].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1365 = eq(e[5].base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1366 = and(_T_1364, _T_1365) @[types-vxu.scala 120:37]
    node _T_1367 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1368 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1369 = and(_T_1367, _T_1368) @[types-vxu.scala 120:37]
    node _T_1370 = and(_T_1366, _T_1369) @[sequencer-master.scala 139:39]
    node _T_1371 = and(e[5].base.vs3.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1372 = or(_T_1370, _T_1371) @[sequencer-master.scala 139:75]
    node _T_1373 = and(_T_1363, _T_1372) @[sequencer-master.scala 138:76]
    node _T_1374 = eq(e[5].base.vs3.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1375 = and(_T_1373, _T_1374) @[sequencer-master.scala 140:72]
    node _T_1376 = and(v[6], e[6].base.vs3.valid) @[sequencer-master.scala 136:44]
    node _T_1377 = and(_T_1376, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1378 = eq(e[6].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1379 = and(_T_1378, e[6].base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_1380 = eq(_T_1379, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1381 = and(_T_1377, _T_1380) @[sequencer-master.scala 137:62]
    node _T_1382 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1383 = and(_T_1382, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1384 = eq(_T_1383, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1385 = and(_T_1381, _T_1384) @[sequencer-master.scala 138:39]
    node _T_1386 = eq(e[6].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1387 = eq(e[6].base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1388 = and(_T_1386, _T_1387) @[types-vxu.scala 120:37]
    node _T_1389 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1390 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1391 = and(_T_1389, _T_1390) @[types-vxu.scala 120:37]
    node _T_1392 = and(_T_1388, _T_1391) @[sequencer-master.scala 139:39]
    node _T_1393 = and(e[6].base.vs3.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1394 = or(_T_1392, _T_1393) @[sequencer-master.scala 139:75]
    node _T_1395 = and(_T_1385, _T_1394) @[sequencer-master.scala 138:76]
    node _T_1396 = eq(e[6].base.vs3.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1397 = and(_T_1395, _T_1396) @[sequencer-master.scala 140:72]
    node _T_1398 = and(v[7], e[7].base.vs3.valid) @[sequencer-master.scala 136:44]
    node _T_1399 = and(_T_1398, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1400 = eq(e[7].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1401 = and(_T_1400, e[7].base.vs3.scalar) @[types-vxu.scala 119:37]
    node _T_1402 = eq(_T_1401, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1403 = and(_T_1399, _T_1402) @[sequencer-master.scala 137:62]
    node _T_1404 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1405 = and(_T_1404, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1406 = eq(_T_1405, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1407 = and(_T_1403, _T_1406) @[sequencer-master.scala 138:39]
    node _T_1408 = eq(e[7].base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1409 = eq(e[7].base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1410 = and(_T_1408, _T_1409) @[types-vxu.scala 120:37]
    node _T_1411 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1412 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1413 = and(_T_1411, _T_1412) @[types-vxu.scala 120:37]
    node _T_1414 = and(_T_1410, _T_1413) @[sequencer-master.scala 139:39]
    node _T_1415 = and(e[7].base.vs3.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1416 = or(_T_1414, _T_1415) @[sequencer-master.scala 139:75]
    node _T_1417 = and(_T_1407, _T_1416) @[sequencer-master.scala 138:76]
    node _T_1418 = eq(e[7].base.vs3.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1419 = and(_T_1417, _T_1418) @[sequencer-master.scala 140:72]
    wire _T_1420 : UInt<1>[8] @[sequencer-master.scala 136:12]
    _T_1420 is invalid @[sequencer-master.scala 136:12]
    _T_1420[0] <= _T_1265 @[sequencer-master.scala 136:12]
    _T_1420[1] <= _T_1287 @[sequencer-master.scala 136:12]
    _T_1420[2] <= _T_1309 @[sequencer-master.scala 136:12]
    _T_1420[3] <= _T_1331 @[sequencer-master.scala 136:12]
    _T_1420[4] <= _T_1353 @[sequencer-master.scala 136:12]
    _T_1420[5] <= _T_1375 @[sequencer-master.scala 136:12]
    _T_1420[6] <= _T_1397 @[sequencer-master.scala 136:12]
    _T_1420[7] <= _T_1419 @[sequencer-master.scala 136:12]
    node _T_1421 = and(v[0], e[0].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_1422 = and(_T_1421, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1423 = eq(e[0].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1424 = and(_T_1423, e[0].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1425 = eq(_T_1424, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1426 = and(_T_1422, _T_1425) @[sequencer-master.scala 137:62]
    node _T_1427 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1428 = and(_T_1427, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1429 = eq(_T_1428, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1430 = and(_T_1426, _T_1429) @[sequencer-master.scala 138:39]
    node _T_1431 = eq(e[0].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1432 = eq(e[0].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1433 = and(_T_1431, _T_1432) @[types-vxu.scala 120:37]
    node _T_1434 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1435 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1436 = and(_T_1434, _T_1435) @[types-vxu.scala 120:37]
    node _T_1437 = and(_T_1433, _T_1436) @[sequencer-master.scala 139:39]
    node _T_1438 = and(e[0].base.vd.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1439 = or(_T_1437, _T_1438) @[sequencer-master.scala 139:75]
    node _T_1440 = and(_T_1430, _T_1439) @[sequencer-master.scala 138:76]
    node _T_1441 = eq(e[0].base.vd.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1442 = and(_T_1440, _T_1441) @[sequencer-master.scala 140:72]
    node _T_1443 = and(v[1], e[1].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_1444 = and(_T_1443, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1445 = eq(e[1].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1446 = and(_T_1445, e[1].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1447 = eq(_T_1446, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1448 = and(_T_1444, _T_1447) @[sequencer-master.scala 137:62]
    node _T_1449 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1450 = and(_T_1449, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1451 = eq(_T_1450, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1452 = and(_T_1448, _T_1451) @[sequencer-master.scala 138:39]
    node _T_1453 = eq(e[1].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1454 = eq(e[1].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1455 = and(_T_1453, _T_1454) @[types-vxu.scala 120:37]
    node _T_1456 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1457 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1458 = and(_T_1456, _T_1457) @[types-vxu.scala 120:37]
    node _T_1459 = and(_T_1455, _T_1458) @[sequencer-master.scala 139:39]
    node _T_1460 = and(e[1].base.vd.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1461 = or(_T_1459, _T_1460) @[sequencer-master.scala 139:75]
    node _T_1462 = and(_T_1452, _T_1461) @[sequencer-master.scala 138:76]
    node _T_1463 = eq(e[1].base.vd.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1464 = and(_T_1462, _T_1463) @[sequencer-master.scala 140:72]
    node _T_1465 = and(v[2], e[2].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_1466 = and(_T_1465, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1467 = eq(e[2].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1468 = and(_T_1467, e[2].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1469 = eq(_T_1468, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1470 = and(_T_1466, _T_1469) @[sequencer-master.scala 137:62]
    node _T_1471 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1472 = and(_T_1471, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1473 = eq(_T_1472, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1474 = and(_T_1470, _T_1473) @[sequencer-master.scala 138:39]
    node _T_1475 = eq(e[2].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1476 = eq(e[2].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1477 = and(_T_1475, _T_1476) @[types-vxu.scala 120:37]
    node _T_1478 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1479 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1480 = and(_T_1478, _T_1479) @[types-vxu.scala 120:37]
    node _T_1481 = and(_T_1477, _T_1480) @[sequencer-master.scala 139:39]
    node _T_1482 = and(e[2].base.vd.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1483 = or(_T_1481, _T_1482) @[sequencer-master.scala 139:75]
    node _T_1484 = and(_T_1474, _T_1483) @[sequencer-master.scala 138:76]
    node _T_1485 = eq(e[2].base.vd.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1486 = and(_T_1484, _T_1485) @[sequencer-master.scala 140:72]
    node _T_1487 = and(v[3], e[3].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_1488 = and(_T_1487, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1489 = eq(e[3].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1490 = and(_T_1489, e[3].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1491 = eq(_T_1490, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1492 = and(_T_1488, _T_1491) @[sequencer-master.scala 137:62]
    node _T_1493 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1494 = and(_T_1493, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1495 = eq(_T_1494, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1496 = and(_T_1492, _T_1495) @[sequencer-master.scala 138:39]
    node _T_1497 = eq(e[3].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1498 = eq(e[3].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1499 = and(_T_1497, _T_1498) @[types-vxu.scala 120:37]
    node _T_1500 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1501 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1502 = and(_T_1500, _T_1501) @[types-vxu.scala 120:37]
    node _T_1503 = and(_T_1499, _T_1502) @[sequencer-master.scala 139:39]
    node _T_1504 = and(e[3].base.vd.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1505 = or(_T_1503, _T_1504) @[sequencer-master.scala 139:75]
    node _T_1506 = and(_T_1496, _T_1505) @[sequencer-master.scala 138:76]
    node _T_1507 = eq(e[3].base.vd.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1508 = and(_T_1506, _T_1507) @[sequencer-master.scala 140:72]
    node _T_1509 = and(v[4], e[4].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_1510 = and(_T_1509, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1511 = eq(e[4].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1512 = and(_T_1511, e[4].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1513 = eq(_T_1512, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1514 = and(_T_1510, _T_1513) @[sequencer-master.scala 137:62]
    node _T_1515 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1516 = and(_T_1515, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1517 = eq(_T_1516, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1518 = and(_T_1514, _T_1517) @[sequencer-master.scala 138:39]
    node _T_1519 = eq(e[4].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1520 = eq(e[4].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1521 = and(_T_1519, _T_1520) @[types-vxu.scala 120:37]
    node _T_1522 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1523 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1524 = and(_T_1522, _T_1523) @[types-vxu.scala 120:37]
    node _T_1525 = and(_T_1521, _T_1524) @[sequencer-master.scala 139:39]
    node _T_1526 = and(e[4].base.vd.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1527 = or(_T_1525, _T_1526) @[sequencer-master.scala 139:75]
    node _T_1528 = and(_T_1518, _T_1527) @[sequencer-master.scala 138:76]
    node _T_1529 = eq(e[4].base.vd.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1530 = and(_T_1528, _T_1529) @[sequencer-master.scala 140:72]
    node _T_1531 = and(v[5], e[5].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_1532 = and(_T_1531, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1533 = eq(e[5].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1534 = and(_T_1533, e[5].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1535 = eq(_T_1534, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1536 = and(_T_1532, _T_1535) @[sequencer-master.scala 137:62]
    node _T_1537 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1538 = and(_T_1537, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1539 = eq(_T_1538, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1540 = and(_T_1536, _T_1539) @[sequencer-master.scala 138:39]
    node _T_1541 = eq(e[5].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1542 = eq(e[5].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1543 = and(_T_1541, _T_1542) @[types-vxu.scala 120:37]
    node _T_1544 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1545 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1546 = and(_T_1544, _T_1545) @[types-vxu.scala 120:37]
    node _T_1547 = and(_T_1543, _T_1546) @[sequencer-master.scala 139:39]
    node _T_1548 = and(e[5].base.vd.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1549 = or(_T_1547, _T_1548) @[sequencer-master.scala 139:75]
    node _T_1550 = and(_T_1540, _T_1549) @[sequencer-master.scala 138:76]
    node _T_1551 = eq(e[5].base.vd.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1552 = and(_T_1550, _T_1551) @[sequencer-master.scala 140:72]
    node _T_1553 = and(v[6], e[6].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_1554 = and(_T_1553, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1555 = eq(e[6].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1556 = and(_T_1555, e[6].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1557 = eq(_T_1556, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1558 = and(_T_1554, _T_1557) @[sequencer-master.scala 137:62]
    node _T_1559 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1560 = and(_T_1559, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1561 = eq(_T_1560, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1562 = and(_T_1558, _T_1561) @[sequencer-master.scala 138:39]
    node _T_1563 = eq(e[6].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1564 = eq(e[6].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1565 = and(_T_1563, _T_1564) @[types-vxu.scala 120:37]
    node _T_1566 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1567 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1568 = and(_T_1566, _T_1567) @[types-vxu.scala 120:37]
    node _T_1569 = and(_T_1565, _T_1568) @[sequencer-master.scala 139:39]
    node _T_1570 = and(e[6].base.vd.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1571 = or(_T_1569, _T_1570) @[sequencer-master.scala 139:75]
    node _T_1572 = and(_T_1562, _T_1571) @[sequencer-master.scala 138:76]
    node _T_1573 = eq(e[6].base.vd.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1574 = and(_T_1572, _T_1573) @[sequencer-master.scala 140:72]
    node _T_1575 = and(v[7], e[7].base.vd.valid) @[sequencer-master.scala 136:44]
    node _T_1576 = and(_T_1575, io.op.bits.base.vd.valid) @[sequencer-master.scala 137:32]
    node _T_1577 = eq(e[7].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1578 = and(_T_1577, e[7].base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1579 = eq(_T_1578, UInt<1>("h00")) @[sequencer-master.scala 138:11]
    node _T_1580 = and(_T_1576, _T_1579) @[sequencer-master.scala 137:62]
    node _T_1581 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
    node _T_1582 = and(_T_1581, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
    node _T_1583 = eq(_T_1582, UInt<1>("h00")) @[sequencer-master.scala 138:42]
    node _T_1584 = and(_T_1580, _T_1583) @[sequencer-master.scala 138:39]
    node _T_1585 = eq(e[7].base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1586 = eq(e[7].base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1587 = and(_T_1585, _T_1586) @[types-vxu.scala 120:37]
    node _T_1588 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1589 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1590 = and(_T_1588, _T_1589) @[types-vxu.scala 120:37]
    node _T_1591 = and(_T_1587, _T_1590) @[sequencer-master.scala 139:39]
    node _T_1592 = and(e[7].base.vd.pred, io.op.bits.base.vd.pred) @[sequencer-master.scala 140:37]
    node _T_1593 = or(_T_1591, _T_1592) @[sequencer-master.scala 139:75]
    node _T_1594 = and(_T_1584, _T_1593) @[sequencer-master.scala 138:76]
    node _T_1595 = eq(e[7].base.vd.id, io.op.bits.base.vd.id) @[sequencer-master.scala 141:29]
    node _T_1596 = and(_T_1594, _T_1595) @[sequencer-master.scala 140:72]
    wire _T_1597 : UInt<1>[8] @[sequencer-master.scala 136:12]
    _T_1597 is invalid @[sequencer-master.scala 136:12]
    _T_1597[0] <= _T_1442 @[sequencer-master.scala 136:12]
    _T_1597[1] <= _T_1464 @[sequencer-master.scala 136:12]
    _T_1597[2] <= _T_1486 @[sequencer-master.scala 136:12]
    _T_1597[3] <= _T_1508 @[sequencer-master.scala 136:12]
    _T_1597[4] <= _T_1530 @[sequencer-master.scala 136:12]
    _T_1597[5] <= _T_1552 @[sequencer-master.scala 136:12]
    _T_1597[6] <= _T_1574 @[sequencer-master.scala 136:12]
    _T_1597[7] <= _T_1596 @[sequencer-master.scala 136:12]
    node _T_1598 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1599 = eq(io.op.bits.base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1600 = and(_T_1598, _T_1599) @[types-vxu.scala 120:37]
    node _T_1601 = and(io.op.bits.base.vs1.valid, _T_1600) @[sequencer-master.scala 218:69]
    node _T_1602 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1603 = eq(io.op.bits.base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1604 = and(_T_1602, _T_1603) @[types-vxu.scala 120:37]
    node _T_1605 = and(io.op.bits.base.vs2.valid, _T_1604) @[sequencer-master.scala 218:69]
    node _T_1606 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1607 = eq(io.op.bits.base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1608 = and(_T_1606, _T_1607) @[types-vxu.scala 120:37]
    node _T_1609 = and(io.op.bits.base.vs3.valid, _T_1608) @[sequencer-master.scala 218:69]
    node _T_1610 = add(_T_1605, _T_1609) @[Bitwise.scala 48:55]
    node _T_1611 = add(_T_1601, _T_1610) @[Bitwise.scala 48:55]
    node _T_1612 = eq(io.op.bits.active.vipred, UInt<1>("h00")) @[sequencer-master.scala 220:21]
    node _T_1613 = mux(_T_1612, UInt<1>("h01"), UInt<1>("h00")) @[sequencer-master.scala 221:22]
    node _T_1614 = gt(_T_1611, UInt<1>("h00")) @[sequencer-master.scala 222:17]
    node _T_1615 = mux(_T_1614, _T_1611, _T_1613) @[sequencer-master.scala 222:12]
    node _T_1616 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1617 = eq(io.op.bits.base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1618 = and(_T_1616, _T_1617) @[types-vxu.scala 120:37]
    node _T_1619 = and(io.op.bits.base.vs1.valid, _T_1618) @[sequencer-master.scala 218:69]
    node _T_1620 = eq(io.op.bits.active.vipred, UInt<1>("h00")) @[sequencer-master.scala 220:21]
    node _T_1621 = mux(_T_1620, UInt<1>("h01"), UInt<1>("h00")) @[sequencer-master.scala 221:22]
    node _T_1622 = gt(_T_1619, UInt<1>("h00")) @[sequencer-master.scala 222:17]
    node _T_1623 = mux(_T_1622, _T_1619, _T_1621) @[sequencer-master.scala 222:12]
    node _T_1624 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1625 = eq(io.op.bits.base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1626 = and(_T_1624, _T_1625) @[types-vxu.scala 120:37]
    node _T_1627 = and(io.op.bits.base.vs2.valid, _T_1626) @[sequencer-master.scala 218:69]
    node _T_1628 = eq(io.op.bits.active.vipred, UInt<1>("h00")) @[sequencer-master.scala 220:21]
    node _T_1629 = mux(_T_1628, UInt<1>("h01"), UInt<1>("h00")) @[sequencer-master.scala 221:22]
    node _T_1630 = gt(_T_1627, UInt<1>("h00")) @[sequencer-master.scala 222:17]
    node _T_1631 = mux(_T_1630, _T_1627, _T_1629) @[sequencer-master.scala 222:12]
    node _T_1632 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1633 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1634 = and(_T_1632, _T_1633) @[types-vxu.scala 120:37]
    node _T_1635 = and(io.op.bits.base.vd.valid, _T_1634) @[sequencer-master.scala 218:69]
    node _T_1636 = eq(io.op.bits.active.vipred, UInt<1>("h00")) @[sequencer-master.scala 220:21]
    node _T_1637 = mux(_T_1636, UInt<1>("h01"), UInt<1>("h00")) @[sequencer-master.scala 221:22]
    node _T_1638 = gt(_T_1635, UInt<1>("h00")) @[sequencer-master.scala 222:17]
    node _T_1639 = mux(_T_1638, _T_1635, _T_1637) @[sequencer-master.scala 222:12]
    wire _T_1640 : UInt<1> @[sequencer-master.scala 258:27]
    _T_1640 is invalid @[sequencer-master.scala 258:27]
    wire _T_1641 : UInt<1> @[sequencer-master.scala 259:27]
    _T_1641 is invalid @[sequencer-master.scala 259:27]
    wire _T_1642 : UInt<3> @[sequencer-master.scala 260:25]
    _T_1642 is invalid @[sequencer-master.scala 260:25]
    wire _T_1643 : UInt<3> @[sequencer-master.scala 261:25]
    _T_1643 is invalid @[sequencer-master.scala 261:25]
    node _T_1644 = add(tail, UInt<1>("h01")) @[util.scala 94:11]
    node _T_1645 = tail(_T_1644, 1) @[util.scala 94:11]
    node _T_1646 = add(tail, UInt<2>("h02")) @[util.scala 94:11]
    node _T_1647 = tail(_T_1646, 1) @[util.scala 94:11]
    node _T_1648 = add(tail, UInt<2>("h03")) @[util.scala 94:11]
    node _T_1649 = tail(_T_1648, 1) @[util.scala 94:11]
    node _T_1650 = add(tail, UInt<3>("h04")) @[util.scala 94:11]
    node _T_1651 = tail(_T_1650, 1) @[util.scala 94:11]
    node _T_1652 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1653 = eq(io.op.bits.base.vs1.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1654 = and(_T_1652, _T_1653) @[types-vxu.scala 120:37]
    node _T_1655 = and(io.op.bits.base.vs1.valid, _T_1654) @[sequencer-master.scala 498:33]
    node _T_1656 = eq(_T_1655, UInt<1>("h00")) @[sequencer-master.scala 498:20]
    node _T_1657 = eq(UInt<2>("h00"), io.op.bits.base.vs1.prec) @[sequencer-master.scala 499:57]
    node _T_1658 = or(_T_1656, _T_1657) @[sequencer-master.scala 499:51]
    node _T_1659 = eq(UInt<2>("h01"), io.op.bits.base.vs1.prec) @[sequencer-master.scala 499:57]
    node _T_1660 = or(_T_1656, _T_1659) @[sequencer-master.scala 499:51]
    node _T_1661 = eq(UInt<2>("h02"), io.op.bits.base.vs1.prec) @[sequencer-master.scala 499:57]
    node _T_1662 = or(_T_1656, _T_1661) @[sequencer-master.scala 499:51]
    node _T_1663 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1664 = eq(io.op.bits.base.vs2.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1665 = and(_T_1663, _T_1664) @[types-vxu.scala 120:37]
    node _T_1666 = and(io.op.bits.base.vs2.valid, _T_1665) @[sequencer-master.scala 498:33]
    node _T_1667 = eq(_T_1666, UInt<1>("h00")) @[sequencer-master.scala 498:20]
    node _T_1668 = eq(UInt<2>("h00"), io.op.bits.base.vs2.prec) @[sequencer-master.scala 499:57]
    node _T_1669 = or(_T_1667, _T_1668) @[sequencer-master.scala 499:51]
    node _T_1670 = eq(UInt<2>("h01"), io.op.bits.base.vs2.prec) @[sequencer-master.scala 499:57]
    node _T_1671 = or(_T_1667, _T_1670) @[sequencer-master.scala 499:51]
    node _T_1672 = eq(UInt<2>("h02"), io.op.bits.base.vs2.prec) @[sequencer-master.scala 499:57]
    node _T_1673 = or(_T_1667, _T_1672) @[sequencer-master.scala 499:51]
    node _T_1674 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1675 = eq(io.op.bits.base.vs3.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1676 = and(_T_1674, _T_1675) @[types-vxu.scala 120:37]
    node _T_1677 = and(io.op.bits.base.vs3.valid, _T_1676) @[sequencer-master.scala 498:33]
    node _T_1678 = eq(_T_1677, UInt<1>("h00")) @[sequencer-master.scala 498:20]
    node _T_1679 = eq(UInt<2>("h00"), io.op.bits.base.vs3.prec) @[sequencer-master.scala 499:57]
    node _T_1680 = or(_T_1678, _T_1679) @[sequencer-master.scala 499:51]
    node _T_1681 = eq(UInt<2>("h01"), io.op.bits.base.vs3.prec) @[sequencer-master.scala 499:57]
    node _T_1682 = or(_T_1678, _T_1681) @[sequencer-master.scala 499:51]
    node _T_1683 = eq(UInt<2>("h02"), io.op.bits.base.vs3.prec) @[sequencer-master.scala 499:57]
    node _T_1684 = or(_T_1678, _T_1683) @[sequencer-master.scala 499:51]
    node _T_1685 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
    node _T_1686 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
    node _T_1687 = and(_T_1685, _T_1686) @[types-vxu.scala 120:37]
    node _T_1688 = and(io.op.bits.base.vd.valid, _T_1687) @[sequencer-master.scala 498:33]
    node _T_1689 = eq(_T_1688, UInt<1>("h00")) @[sequencer-master.scala 498:20]
    node _T_1690 = eq(UInt<2>("h00"), io.op.bits.base.vd.prec) @[sequencer-master.scala 499:57]
    node _T_1691 = or(_T_1689, _T_1690) @[sequencer-master.scala 499:51]
    node _T_1692 = eq(UInt<2>("h01"), io.op.bits.base.vd.prec) @[sequencer-master.scala 499:57]
    node _T_1693 = or(_T_1689, _T_1692) @[sequencer-master.scala 499:51]
    node _T_1694 = eq(UInt<2>("h02"), io.op.bits.base.vd.prec) @[sequencer-master.scala 499:57]
    node _T_1695 = or(_T_1689, _T_1694) @[sequencer-master.scala 499:51]
    _T_1640 <= UInt<1>("h00") @[sequencer-master.scala 404:19]
    _T_1641 <= UInt<1>("h00") @[sequencer-master.scala 405:19]
    _T_1642 <= head @[sequencer-master.scala 406:17]
    _T_1643 <= tail @[sequencer-master.scala 407:17]
    io.master.update.valid[0] <= UInt<1>("h00") @[sequencer-master.scala 410:35]
    wire _T_1696 : {vp : {id : UInt<8>}, vs1 : {id : UInt<8>}, vs2 : {id : UInt<8>}, vs3 : {id : UInt<8>}, vd : {id : UInt<8>}} @[sequencer-master.scala 411:70]
    _T_1696 is invalid @[sequencer-master.scala 411:70]
    wire _T_1697 : UInt<40>
    _T_1697 is invalid
    _T_1697 <= UInt<1>("h00")
    node _T_1698 = bits(_T_1697, 7, 0) @[sequencer-master.scala 411:70]
    _T_1696.vd.id <= _T_1698 @[sequencer-master.scala 411:70]
    node _T_1699 = bits(_T_1697, 15, 8) @[sequencer-master.scala 411:70]
    _T_1696.vs3.id <= _T_1699 @[sequencer-master.scala 411:70]
    node _T_1700 = bits(_T_1697, 23, 16) @[sequencer-master.scala 411:70]
    _T_1696.vs2.id <= _T_1700 @[sequencer-master.scala 411:70]
    node _T_1701 = bits(_T_1697, 31, 24) @[sequencer-master.scala 411:70]
    _T_1696.vs1.id <= _T_1701 @[sequencer-master.scala 411:70]
    node _T_1702 = bits(_T_1697, 39, 32) @[sequencer-master.scala 411:70]
    _T_1696.vp.id <= _T_1702 @[sequencer-master.scala 411:70]
    io.master.update.reg[0] <- _T_1696 @[sequencer-master.scala 411:33]
    io.master.update.valid[1] <= UInt<1>("h00") @[sequencer-master.scala 410:35]
    wire _T_1703 : {vp : {id : UInt<8>}, vs1 : {id : UInt<8>}, vs2 : {id : UInt<8>}, vs3 : {id : UInt<8>}, vd : {id : UInt<8>}} @[sequencer-master.scala 411:70]
    _T_1703 is invalid @[sequencer-master.scala 411:70]
    wire _T_1704 : UInt<40>
    _T_1704 is invalid
    _T_1704 <= UInt<1>("h00")
    node _T_1705 = bits(_T_1704, 7, 0) @[sequencer-master.scala 411:70]
    _T_1703.vd.id <= _T_1705 @[sequencer-master.scala 411:70]
    node _T_1706 = bits(_T_1704, 15, 8) @[sequencer-master.scala 411:70]
    _T_1703.vs3.id <= _T_1706 @[sequencer-master.scala 411:70]
    node _T_1707 = bits(_T_1704, 23, 16) @[sequencer-master.scala 411:70]
    _T_1703.vs2.id <= _T_1707 @[sequencer-master.scala 411:70]
    node _T_1708 = bits(_T_1704, 31, 24) @[sequencer-master.scala 411:70]
    _T_1703.vs1.id <= _T_1708 @[sequencer-master.scala 411:70]
    node _T_1709 = bits(_T_1704, 39, 32) @[sequencer-master.scala 411:70]
    _T_1703.vp.id <= _T_1709 @[sequencer-master.scala 411:70]
    io.master.update.reg[1] <- _T_1703 @[sequencer-master.scala 411:33]
    io.master.update.valid[2] <= UInt<1>("h00") @[sequencer-master.scala 410:35]
    wire _T_1710 : {vp : {id : UInt<8>}, vs1 : {id : UInt<8>}, vs2 : {id : UInt<8>}, vs3 : {id : UInt<8>}, vd : {id : UInt<8>}} @[sequencer-master.scala 411:70]
    _T_1710 is invalid @[sequencer-master.scala 411:70]
    wire _T_1711 : UInt<40>
    _T_1711 is invalid
    _T_1711 <= UInt<1>("h00")
    node _T_1712 = bits(_T_1711, 7, 0) @[sequencer-master.scala 411:70]
    _T_1710.vd.id <= _T_1712 @[sequencer-master.scala 411:70]
    node _T_1713 = bits(_T_1711, 15, 8) @[sequencer-master.scala 411:70]
    _T_1710.vs3.id <= _T_1713 @[sequencer-master.scala 411:70]
    node _T_1714 = bits(_T_1711, 23, 16) @[sequencer-master.scala 411:70]
    _T_1710.vs2.id <= _T_1714 @[sequencer-master.scala 411:70]
    node _T_1715 = bits(_T_1711, 31, 24) @[sequencer-master.scala 411:70]
    _T_1710.vs1.id <= _T_1715 @[sequencer-master.scala 411:70]
    node _T_1716 = bits(_T_1711, 39, 32) @[sequencer-master.scala 411:70]
    _T_1710.vp.id <= _T_1716 @[sequencer-master.scala 411:70]
    io.master.update.reg[2] <- _T_1710 @[sequencer-master.scala 411:33]
    io.master.update.valid[3] <= UInt<1>("h00") @[sequencer-master.scala 410:35]
    wire _T_1717 : {vp : {id : UInt<8>}, vs1 : {id : UInt<8>}, vs2 : {id : UInt<8>}, vs3 : {id : UInt<8>}, vd : {id : UInt<8>}} @[sequencer-master.scala 411:70]
    _T_1717 is invalid @[sequencer-master.scala 411:70]
    wire _T_1718 : UInt<40>
    _T_1718 is invalid
    _T_1718 <= UInt<1>("h00")
    node _T_1719 = bits(_T_1718, 7, 0) @[sequencer-master.scala 411:70]
    _T_1717.vd.id <= _T_1719 @[sequencer-master.scala 411:70]
    node _T_1720 = bits(_T_1718, 15, 8) @[sequencer-master.scala 411:70]
    _T_1717.vs3.id <= _T_1720 @[sequencer-master.scala 411:70]
    node _T_1721 = bits(_T_1718, 23, 16) @[sequencer-master.scala 411:70]
    _T_1717.vs2.id <= _T_1721 @[sequencer-master.scala 411:70]
    node _T_1722 = bits(_T_1718, 31, 24) @[sequencer-master.scala 411:70]
    _T_1717.vs1.id <= _T_1722 @[sequencer-master.scala 411:70]
    node _T_1723 = bits(_T_1718, 39, 32) @[sequencer-master.scala 411:70]
    _T_1717.vp.id <= _T_1723 @[sequencer-master.scala 411:70]
    io.master.update.reg[3] <- _T_1717 @[sequencer-master.scala 411:33]
    io.master.update.valid[4] <= UInt<1>("h00") @[sequencer-master.scala 410:35]
    wire _T_1724 : {vp : {id : UInt<8>}, vs1 : {id : UInt<8>}, vs2 : {id : UInt<8>}, vs3 : {id : UInt<8>}, vd : {id : UInt<8>}} @[sequencer-master.scala 411:70]
    _T_1724 is invalid @[sequencer-master.scala 411:70]
    wire _T_1725 : UInt<40>
    _T_1725 is invalid
    _T_1725 <= UInt<1>("h00")
    node _T_1726 = bits(_T_1725, 7, 0) @[sequencer-master.scala 411:70]
    _T_1724.vd.id <= _T_1726 @[sequencer-master.scala 411:70]
    node _T_1727 = bits(_T_1725, 15, 8) @[sequencer-master.scala 411:70]
    _T_1724.vs3.id <= _T_1727 @[sequencer-master.scala 411:70]
    node _T_1728 = bits(_T_1725, 23, 16) @[sequencer-master.scala 411:70]
    _T_1724.vs2.id <= _T_1728 @[sequencer-master.scala 411:70]
    node _T_1729 = bits(_T_1725, 31, 24) @[sequencer-master.scala 411:70]
    _T_1724.vs1.id <= _T_1729 @[sequencer-master.scala 411:70]
    node _T_1730 = bits(_T_1725, 39, 32) @[sequencer-master.scala 411:70]
    _T_1724.vp.id <= _T_1730 @[sequencer-master.scala 411:70]
    io.master.update.reg[4] <- _T_1724 @[sequencer-master.scala 411:33]
    io.master.update.valid[5] <= UInt<1>("h00") @[sequencer-master.scala 410:35]
    wire _T_1731 : {vp : {id : UInt<8>}, vs1 : {id : UInt<8>}, vs2 : {id : UInt<8>}, vs3 : {id : UInt<8>}, vd : {id : UInt<8>}} @[sequencer-master.scala 411:70]
    _T_1731 is invalid @[sequencer-master.scala 411:70]
    wire _T_1732 : UInt<40>
    _T_1732 is invalid
    _T_1732 <= UInt<1>("h00")
    node _T_1733 = bits(_T_1732, 7, 0) @[sequencer-master.scala 411:70]
    _T_1731.vd.id <= _T_1733 @[sequencer-master.scala 411:70]
    node _T_1734 = bits(_T_1732, 15, 8) @[sequencer-master.scala 411:70]
    _T_1731.vs3.id <= _T_1734 @[sequencer-master.scala 411:70]
    node _T_1735 = bits(_T_1732, 23, 16) @[sequencer-master.scala 411:70]
    _T_1731.vs2.id <= _T_1735 @[sequencer-master.scala 411:70]
    node _T_1736 = bits(_T_1732, 31, 24) @[sequencer-master.scala 411:70]
    _T_1731.vs1.id <= _T_1736 @[sequencer-master.scala 411:70]
    node _T_1737 = bits(_T_1732, 39, 32) @[sequencer-master.scala 411:70]
    _T_1731.vp.id <= _T_1737 @[sequencer-master.scala 411:70]
    io.master.update.reg[5] <- _T_1731 @[sequencer-master.scala 411:33]
    io.master.update.valid[6] <= UInt<1>("h00") @[sequencer-master.scala 410:35]
    wire _T_1738 : {vp : {id : UInt<8>}, vs1 : {id : UInt<8>}, vs2 : {id : UInt<8>}, vs3 : {id : UInt<8>}, vd : {id : UInt<8>}} @[sequencer-master.scala 411:70]
    _T_1738 is invalid @[sequencer-master.scala 411:70]
    wire _T_1739 : UInt<40>
    _T_1739 is invalid
    _T_1739 <= UInt<1>("h00")
    node _T_1740 = bits(_T_1739, 7, 0) @[sequencer-master.scala 411:70]
    _T_1738.vd.id <= _T_1740 @[sequencer-master.scala 411:70]
    node _T_1741 = bits(_T_1739, 15, 8) @[sequencer-master.scala 411:70]
    _T_1738.vs3.id <= _T_1741 @[sequencer-master.scala 411:70]
    node _T_1742 = bits(_T_1739, 23, 16) @[sequencer-master.scala 411:70]
    _T_1738.vs2.id <= _T_1742 @[sequencer-master.scala 411:70]
    node _T_1743 = bits(_T_1739, 31, 24) @[sequencer-master.scala 411:70]
    _T_1738.vs1.id <= _T_1743 @[sequencer-master.scala 411:70]
    node _T_1744 = bits(_T_1739, 39, 32) @[sequencer-master.scala 411:70]
    _T_1738.vp.id <= _T_1744 @[sequencer-master.scala 411:70]
    io.master.update.reg[6] <- _T_1738 @[sequencer-master.scala 411:33]
    io.master.update.valid[7] <= UInt<1>("h00") @[sequencer-master.scala 410:35]
    wire _T_1745 : {vp : {id : UInt<8>}, vs1 : {id : UInt<8>}, vs2 : {id : UInt<8>}, vs3 : {id : UInt<8>}, vd : {id : UInt<8>}} @[sequencer-master.scala 411:70]
    _T_1745 is invalid @[sequencer-master.scala 411:70]
    wire _T_1746 : UInt<40>
    _T_1746 is invalid
    _T_1746 <= UInt<1>("h00")
    node _T_1747 = bits(_T_1746, 7, 0) @[sequencer-master.scala 411:70]
    _T_1745.vd.id <= _T_1747 @[sequencer-master.scala 411:70]
    node _T_1748 = bits(_T_1746, 15, 8) @[sequencer-master.scala 411:70]
    _T_1745.vs3.id <= _T_1748 @[sequencer-master.scala 411:70]
    node _T_1749 = bits(_T_1746, 23, 16) @[sequencer-master.scala 411:70]
    _T_1745.vs2.id <= _T_1749 @[sequencer-master.scala 411:70]
    node _T_1750 = bits(_T_1746, 31, 24) @[sequencer-master.scala 411:70]
    _T_1745.vs1.id <= _T_1750 @[sequencer-master.scala 411:70]
    node _T_1751 = bits(_T_1746, 39, 32) @[sequencer-master.scala 411:70]
    _T_1745.vp.id <= _T_1751 @[sequencer-master.scala 411:70]
    io.master.update.reg[7] <- _T_1745 @[sequencer-master.scala 411:33]
    _T_1[0] <= UInt<1>("h00") @[sequencer-master.scala 192:24]
    _T_2[0][0] <= e[0].raw[0] @[sequencer-master.scala 194:26]
    _T_3[0][0] <= e[0].war[0] @[sequencer-master.scala 195:26]
    _T_4[0][0] <= e[0].waw[0] @[sequencer-master.scala 196:26]
    _T_2[0][1] <= e[0].raw[1] @[sequencer-master.scala 194:26]
    _T_3[0][1] <= e[0].war[1] @[sequencer-master.scala 195:26]
    _T_4[0][1] <= e[0].waw[1] @[sequencer-master.scala 196:26]
    _T_2[0][2] <= e[0].raw[2] @[sequencer-master.scala 194:26]
    _T_3[0][2] <= e[0].war[2] @[sequencer-master.scala 195:26]
    _T_4[0][2] <= e[0].waw[2] @[sequencer-master.scala 196:26]
    _T_2[0][3] <= e[0].raw[3] @[sequencer-master.scala 194:26]
    _T_3[0][3] <= e[0].war[3] @[sequencer-master.scala 195:26]
    _T_4[0][3] <= e[0].waw[3] @[sequencer-master.scala 196:26]
    _T_2[0][4] <= e[0].raw[4] @[sequencer-master.scala 194:26]
    _T_3[0][4] <= e[0].war[4] @[sequencer-master.scala 195:26]
    _T_4[0][4] <= e[0].waw[4] @[sequencer-master.scala 196:26]
    _T_2[0][5] <= e[0].raw[5] @[sequencer-master.scala 194:26]
    _T_3[0][5] <= e[0].war[5] @[sequencer-master.scala 195:26]
    _T_4[0][5] <= e[0].waw[5] @[sequencer-master.scala 196:26]
    _T_2[0][6] <= e[0].raw[6] @[sequencer-master.scala 194:26]
    _T_3[0][6] <= e[0].war[6] @[sequencer-master.scala 195:26]
    _T_4[0][6] <= e[0].waw[6] @[sequencer-master.scala 196:26]
    _T_2[0][7] <= e[0].raw[7] @[sequencer-master.scala 194:26]
    _T_3[0][7] <= e[0].war[7] @[sequencer-master.scala 195:26]
    _T_4[0][7] <= e[0].waw[7] @[sequencer-master.scala 196:26]
    _T_1[1] <= UInt<1>("h00") @[sequencer-master.scala 192:24]
    _T_2[1][0] <= e[1].raw[0] @[sequencer-master.scala 194:26]
    _T_3[1][0] <= e[1].war[0] @[sequencer-master.scala 195:26]
    _T_4[1][0] <= e[1].waw[0] @[sequencer-master.scala 196:26]
    _T_2[1][1] <= e[1].raw[1] @[sequencer-master.scala 194:26]
    _T_3[1][1] <= e[1].war[1] @[sequencer-master.scala 195:26]
    _T_4[1][1] <= e[1].waw[1] @[sequencer-master.scala 196:26]
    _T_2[1][2] <= e[1].raw[2] @[sequencer-master.scala 194:26]
    _T_3[1][2] <= e[1].war[2] @[sequencer-master.scala 195:26]
    _T_4[1][2] <= e[1].waw[2] @[sequencer-master.scala 196:26]
    _T_2[1][3] <= e[1].raw[3] @[sequencer-master.scala 194:26]
    _T_3[1][3] <= e[1].war[3] @[sequencer-master.scala 195:26]
    _T_4[1][3] <= e[1].waw[3] @[sequencer-master.scala 196:26]
    _T_2[1][4] <= e[1].raw[4] @[sequencer-master.scala 194:26]
    _T_3[1][4] <= e[1].war[4] @[sequencer-master.scala 195:26]
    _T_4[1][4] <= e[1].waw[4] @[sequencer-master.scala 196:26]
    _T_2[1][5] <= e[1].raw[5] @[sequencer-master.scala 194:26]
    _T_3[1][5] <= e[1].war[5] @[sequencer-master.scala 195:26]
    _T_4[1][5] <= e[1].waw[5] @[sequencer-master.scala 196:26]
    _T_2[1][6] <= e[1].raw[6] @[sequencer-master.scala 194:26]
    _T_3[1][6] <= e[1].war[6] @[sequencer-master.scala 195:26]
    _T_4[1][6] <= e[1].waw[6] @[sequencer-master.scala 196:26]
    _T_2[1][7] <= e[1].raw[7] @[sequencer-master.scala 194:26]
    _T_3[1][7] <= e[1].war[7] @[sequencer-master.scala 195:26]
    _T_4[1][7] <= e[1].waw[7] @[sequencer-master.scala 196:26]
    _T_1[2] <= UInt<1>("h00") @[sequencer-master.scala 192:24]
    _T_2[2][0] <= e[2].raw[0] @[sequencer-master.scala 194:26]
    _T_3[2][0] <= e[2].war[0] @[sequencer-master.scala 195:26]
    _T_4[2][0] <= e[2].waw[0] @[sequencer-master.scala 196:26]
    _T_2[2][1] <= e[2].raw[1] @[sequencer-master.scala 194:26]
    _T_3[2][1] <= e[2].war[1] @[sequencer-master.scala 195:26]
    _T_4[2][1] <= e[2].waw[1] @[sequencer-master.scala 196:26]
    _T_2[2][2] <= e[2].raw[2] @[sequencer-master.scala 194:26]
    _T_3[2][2] <= e[2].war[2] @[sequencer-master.scala 195:26]
    _T_4[2][2] <= e[2].waw[2] @[sequencer-master.scala 196:26]
    _T_2[2][3] <= e[2].raw[3] @[sequencer-master.scala 194:26]
    _T_3[2][3] <= e[2].war[3] @[sequencer-master.scala 195:26]
    _T_4[2][3] <= e[2].waw[3] @[sequencer-master.scala 196:26]
    _T_2[2][4] <= e[2].raw[4] @[sequencer-master.scala 194:26]
    _T_3[2][4] <= e[2].war[4] @[sequencer-master.scala 195:26]
    _T_4[2][4] <= e[2].waw[4] @[sequencer-master.scala 196:26]
    _T_2[2][5] <= e[2].raw[5] @[sequencer-master.scala 194:26]
    _T_3[2][5] <= e[2].war[5] @[sequencer-master.scala 195:26]
    _T_4[2][5] <= e[2].waw[5] @[sequencer-master.scala 196:26]
    _T_2[2][6] <= e[2].raw[6] @[sequencer-master.scala 194:26]
    _T_3[2][6] <= e[2].war[6] @[sequencer-master.scala 195:26]
    _T_4[2][6] <= e[2].waw[6] @[sequencer-master.scala 196:26]
    _T_2[2][7] <= e[2].raw[7] @[sequencer-master.scala 194:26]
    _T_3[2][7] <= e[2].war[7] @[sequencer-master.scala 195:26]
    _T_4[2][7] <= e[2].waw[7] @[sequencer-master.scala 196:26]
    _T_1[3] <= UInt<1>("h00") @[sequencer-master.scala 192:24]
    _T_2[3][0] <= e[3].raw[0] @[sequencer-master.scala 194:26]
    _T_3[3][0] <= e[3].war[0] @[sequencer-master.scala 195:26]
    _T_4[3][0] <= e[3].waw[0] @[sequencer-master.scala 196:26]
    _T_2[3][1] <= e[3].raw[1] @[sequencer-master.scala 194:26]
    _T_3[3][1] <= e[3].war[1] @[sequencer-master.scala 195:26]
    _T_4[3][1] <= e[3].waw[1] @[sequencer-master.scala 196:26]
    _T_2[3][2] <= e[3].raw[2] @[sequencer-master.scala 194:26]
    _T_3[3][2] <= e[3].war[2] @[sequencer-master.scala 195:26]
    _T_4[3][2] <= e[3].waw[2] @[sequencer-master.scala 196:26]
    _T_2[3][3] <= e[3].raw[3] @[sequencer-master.scala 194:26]
    _T_3[3][3] <= e[3].war[3] @[sequencer-master.scala 195:26]
    _T_4[3][3] <= e[3].waw[3] @[sequencer-master.scala 196:26]
    _T_2[3][4] <= e[3].raw[4] @[sequencer-master.scala 194:26]
    _T_3[3][4] <= e[3].war[4] @[sequencer-master.scala 195:26]
    _T_4[3][4] <= e[3].waw[4] @[sequencer-master.scala 196:26]
    _T_2[3][5] <= e[3].raw[5] @[sequencer-master.scala 194:26]
    _T_3[3][5] <= e[3].war[5] @[sequencer-master.scala 195:26]
    _T_4[3][5] <= e[3].waw[5] @[sequencer-master.scala 196:26]
    _T_2[3][6] <= e[3].raw[6] @[sequencer-master.scala 194:26]
    _T_3[3][6] <= e[3].war[6] @[sequencer-master.scala 195:26]
    _T_4[3][6] <= e[3].waw[6] @[sequencer-master.scala 196:26]
    _T_2[3][7] <= e[3].raw[7] @[sequencer-master.scala 194:26]
    _T_3[3][7] <= e[3].war[7] @[sequencer-master.scala 195:26]
    _T_4[3][7] <= e[3].waw[7] @[sequencer-master.scala 196:26]
    _T_1[4] <= UInt<1>("h00") @[sequencer-master.scala 192:24]
    _T_2[4][0] <= e[4].raw[0] @[sequencer-master.scala 194:26]
    _T_3[4][0] <= e[4].war[0] @[sequencer-master.scala 195:26]
    _T_4[4][0] <= e[4].waw[0] @[sequencer-master.scala 196:26]
    _T_2[4][1] <= e[4].raw[1] @[sequencer-master.scala 194:26]
    _T_3[4][1] <= e[4].war[1] @[sequencer-master.scala 195:26]
    _T_4[4][1] <= e[4].waw[1] @[sequencer-master.scala 196:26]
    _T_2[4][2] <= e[4].raw[2] @[sequencer-master.scala 194:26]
    _T_3[4][2] <= e[4].war[2] @[sequencer-master.scala 195:26]
    _T_4[4][2] <= e[4].waw[2] @[sequencer-master.scala 196:26]
    _T_2[4][3] <= e[4].raw[3] @[sequencer-master.scala 194:26]
    _T_3[4][3] <= e[4].war[3] @[sequencer-master.scala 195:26]
    _T_4[4][3] <= e[4].waw[3] @[sequencer-master.scala 196:26]
    _T_2[4][4] <= e[4].raw[4] @[sequencer-master.scala 194:26]
    _T_3[4][4] <= e[4].war[4] @[sequencer-master.scala 195:26]
    _T_4[4][4] <= e[4].waw[4] @[sequencer-master.scala 196:26]
    _T_2[4][5] <= e[4].raw[5] @[sequencer-master.scala 194:26]
    _T_3[4][5] <= e[4].war[5] @[sequencer-master.scala 195:26]
    _T_4[4][5] <= e[4].waw[5] @[sequencer-master.scala 196:26]
    _T_2[4][6] <= e[4].raw[6] @[sequencer-master.scala 194:26]
    _T_3[4][6] <= e[4].war[6] @[sequencer-master.scala 195:26]
    _T_4[4][6] <= e[4].waw[6] @[sequencer-master.scala 196:26]
    _T_2[4][7] <= e[4].raw[7] @[sequencer-master.scala 194:26]
    _T_3[4][7] <= e[4].war[7] @[sequencer-master.scala 195:26]
    _T_4[4][7] <= e[4].waw[7] @[sequencer-master.scala 196:26]
    _T_1[5] <= UInt<1>("h00") @[sequencer-master.scala 192:24]
    _T_2[5][0] <= e[5].raw[0] @[sequencer-master.scala 194:26]
    _T_3[5][0] <= e[5].war[0] @[sequencer-master.scala 195:26]
    _T_4[5][0] <= e[5].waw[0] @[sequencer-master.scala 196:26]
    _T_2[5][1] <= e[5].raw[1] @[sequencer-master.scala 194:26]
    _T_3[5][1] <= e[5].war[1] @[sequencer-master.scala 195:26]
    _T_4[5][1] <= e[5].waw[1] @[sequencer-master.scala 196:26]
    _T_2[5][2] <= e[5].raw[2] @[sequencer-master.scala 194:26]
    _T_3[5][2] <= e[5].war[2] @[sequencer-master.scala 195:26]
    _T_4[5][2] <= e[5].waw[2] @[sequencer-master.scala 196:26]
    _T_2[5][3] <= e[5].raw[3] @[sequencer-master.scala 194:26]
    _T_3[5][3] <= e[5].war[3] @[sequencer-master.scala 195:26]
    _T_4[5][3] <= e[5].waw[3] @[sequencer-master.scala 196:26]
    _T_2[5][4] <= e[5].raw[4] @[sequencer-master.scala 194:26]
    _T_3[5][4] <= e[5].war[4] @[sequencer-master.scala 195:26]
    _T_4[5][4] <= e[5].waw[4] @[sequencer-master.scala 196:26]
    _T_2[5][5] <= e[5].raw[5] @[sequencer-master.scala 194:26]
    _T_3[5][5] <= e[5].war[5] @[sequencer-master.scala 195:26]
    _T_4[5][5] <= e[5].waw[5] @[sequencer-master.scala 196:26]
    _T_2[5][6] <= e[5].raw[6] @[sequencer-master.scala 194:26]
    _T_3[5][6] <= e[5].war[6] @[sequencer-master.scala 195:26]
    _T_4[5][6] <= e[5].waw[6] @[sequencer-master.scala 196:26]
    _T_2[5][7] <= e[5].raw[7] @[sequencer-master.scala 194:26]
    _T_3[5][7] <= e[5].war[7] @[sequencer-master.scala 195:26]
    _T_4[5][7] <= e[5].waw[7] @[sequencer-master.scala 196:26]
    _T_1[6] <= UInt<1>("h00") @[sequencer-master.scala 192:24]
    _T_2[6][0] <= e[6].raw[0] @[sequencer-master.scala 194:26]
    _T_3[6][0] <= e[6].war[0] @[sequencer-master.scala 195:26]
    _T_4[6][0] <= e[6].waw[0] @[sequencer-master.scala 196:26]
    _T_2[6][1] <= e[6].raw[1] @[sequencer-master.scala 194:26]
    _T_3[6][1] <= e[6].war[1] @[sequencer-master.scala 195:26]
    _T_4[6][1] <= e[6].waw[1] @[sequencer-master.scala 196:26]
    _T_2[6][2] <= e[6].raw[2] @[sequencer-master.scala 194:26]
    _T_3[6][2] <= e[6].war[2] @[sequencer-master.scala 195:26]
    _T_4[6][2] <= e[6].waw[2] @[sequencer-master.scala 196:26]
    _T_2[6][3] <= e[6].raw[3] @[sequencer-master.scala 194:26]
    _T_3[6][3] <= e[6].war[3] @[sequencer-master.scala 195:26]
    _T_4[6][3] <= e[6].waw[3] @[sequencer-master.scala 196:26]
    _T_2[6][4] <= e[6].raw[4] @[sequencer-master.scala 194:26]
    _T_3[6][4] <= e[6].war[4] @[sequencer-master.scala 195:26]
    _T_4[6][4] <= e[6].waw[4] @[sequencer-master.scala 196:26]
    _T_2[6][5] <= e[6].raw[5] @[sequencer-master.scala 194:26]
    _T_3[6][5] <= e[6].war[5] @[sequencer-master.scala 195:26]
    _T_4[6][5] <= e[6].waw[5] @[sequencer-master.scala 196:26]
    _T_2[6][6] <= e[6].raw[6] @[sequencer-master.scala 194:26]
    _T_3[6][6] <= e[6].war[6] @[sequencer-master.scala 195:26]
    _T_4[6][6] <= e[6].waw[6] @[sequencer-master.scala 196:26]
    _T_2[6][7] <= e[6].raw[7] @[sequencer-master.scala 194:26]
    _T_3[6][7] <= e[6].war[7] @[sequencer-master.scala 195:26]
    _T_4[6][7] <= e[6].waw[7] @[sequencer-master.scala 196:26]
    _T_1[7] <= UInt<1>("h00") @[sequencer-master.scala 192:24]
    _T_2[7][0] <= e[7].raw[0] @[sequencer-master.scala 194:26]
    _T_3[7][0] <= e[7].war[0] @[sequencer-master.scala 195:26]
    _T_4[7][0] <= e[7].waw[0] @[sequencer-master.scala 196:26]
    _T_2[7][1] <= e[7].raw[1] @[sequencer-master.scala 194:26]
    _T_3[7][1] <= e[7].war[1] @[sequencer-master.scala 195:26]
    _T_4[7][1] <= e[7].waw[1] @[sequencer-master.scala 196:26]
    _T_2[7][2] <= e[7].raw[2] @[sequencer-master.scala 194:26]
    _T_3[7][2] <= e[7].war[2] @[sequencer-master.scala 195:26]
    _T_4[7][2] <= e[7].waw[2] @[sequencer-master.scala 196:26]
    _T_2[7][3] <= e[7].raw[3] @[sequencer-master.scala 194:26]
    _T_3[7][3] <= e[7].war[3] @[sequencer-master.scala 195:26]
    _T_4[7][3] <= e[7].waw[3] @[sequencer-master.scala 196:26]
    _T_2[7][4] <= e[7].raw[4] @[sequencer-master.scala 194:26]
    _T_3[7][4] <= e[7].war[4] @[sequencer-master.scala 195:26]
    _T_4[7][4] <= e[7].waw[4] @[sequencer-master.scala 196:26]
    _T_2[7][5] <= e[7].raw[5] @[sequencer-master.scala 194:26]
    _T_3[7][5] <= e[7].war[5] @[sequencer-master.scala 195:26]
    _T_4[7][5] <= e[7].waw[5] @[sequencer-master.scala 196:26]
    _T_2[7][6] <= e[7].raw[6] @[sequencer-master.scala 194:26]
    _T_3[7][6] <= e[7].war[6] @[sequencer-master.scala 195:26]
    _T_4[7][6] <= e[7].waw[6] @[sequencer-master.scala 196:26]
    _T_2[7][7] <= e[7].raw[7] @[sequencer-master.scala 194:26]
    _T_3[7][7] <= e[7].war[7] @[sequencer-master.scala 195:26]
    _T_4[7][7] <= e[7].waw[7] @[sequencer-master.scala 196:26]
    node _T_1752 = and(io.op.ready, io.op.valid) @[Decoupled.scala 37:37]
    when _T_1752 : @[sequencer-master.scala 639:27]
      when io.op.bits.active.vint : @[sequencer-master.scala 640:39]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.viu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[tail].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs1.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs1 <- io.op.bits.base.vs1 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs1.id <= io.op.bits.reg.vs1.id @[sequencer-master.scala 330:47]
          node _T_1753 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_1754 = and(_T_1753, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
          when _T_1754 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss1 <= io.op.bits.sreg.ss1 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_358[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs2.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs2 <- io.op.bits.base.vs2 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs2.id <= io.op.bits.reg.vs2.id @[sequencer-master.scala 330:47]
          node _T_1755 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_1756 = and(_T_1755, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
          when _T_1756 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss2 <= io.op.bits.sreg.ss2 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_535[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        node _T_1757 = eq(io.op.bits.base.vd.valid, UInt<1>("h00")) @[sequencer-master.scala 361:16]
        node _T_1758 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
        node _T_1759 = and(_T_1758, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
        node _T_1760 = eq(_T_1759, UInt<1>("h00")) @[sequencer-master.scala 361:45]
        node _T_1761 = or(_T_1757, _T_1760) @[sequencer-master.scala 361:42]
        node _T_1762 = bits(reset, 0, 0) @[sequencer-master.scala 361:15]
        node _T_1763 = or(_T_1761, _T_1762) @[sequencer-master.scala 361:15]
        node _T_1764 = eq(_T_1763, UInt<1>("h00")) @[sequencer-master.scala 361:15]
        when _T_1764 : @[sequencer-master.scala 361:15]
          printf(clock, UInt<1>(1), "Assertion failed: iwindow.set.vd: vd should always be vector\n    at sequencer-master.scala:361 assert(!io.op.bits.base.vd.valid || !io.op.bits.base.vd.is_scalar(), \"iwindow.set.vd: vd should always be vector\")\n") @[sequencer-master.scala 361:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 361:15]
          skip @[sequencer-master.scala 361:15]
        when io.op.bits.base.vd.valid : @[sequencer-master.scala 362:41]
          e[tail].base.vd <- io.op.bits.base.vd @[sequencer-master.scala 363:24]
          io.master.update.reg[tail].vd.id <= io.op.bits.reg.vd.id @[sequencer-master.scala 364:41]
          skip @[sequencer-master.scala 362:41]
        node _T_1765 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_1766 = or(_T_1765, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_1767 = or(_T_1766, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_1767 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1768 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_1769 = or(_T_1768, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_1770 = or(_T_1769, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_1770 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1771 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_1772 = or(_T_1771, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_1773 = or(_T_1772, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_1773 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1774 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_1775 = or(_T_1774, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_1776 = or(_T_1775, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_1776 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1777 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_1778 = or(_T_1777, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_1779 = or(_T_1778, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_1779 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1780 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_1781 = or(_T_1780, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_1782 = or(_T_1781, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_1782 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1783 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_1784 = or(_T_1783, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_1785 = or(_T_1784, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_1785 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1786 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_1787 = or(_T_1786, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_1788 = or(_T_1787, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_1788 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        e[tail].rports <= _T_1615 @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        node _T_1789 = add(UInt<4>("h00"), _T_1615) @[sequencer-master.scala 247:46]
        node _T_1790 = tail(_T_1789, 1) @[sequencer-master.scala 247:46]
        node _T_1791 = add(_T_1790, UInt<2>("h02")) @[sequencer-master.scala 247:56]
        node _T_1792 = tail(_T_1791, 1) @[sequencer-master.scala 247:56]
        node _T_1793 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
        node _T_1794 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
        node _T_1795 = and(_T_1793, _T_1794) @[types-vxu.scala 120:37]
        when _T_1795 : @[sequencer-master.scala 235:47]
          e[tail].wport.sram <= _T_1792 @[sequencer-master.scala 235:65]
          skip @[sequencer-master.scala 235:47]
        when io.op.bits.base.vd.pred : @[sequencer-master.scala 236:45]
          e[tail].wport.pred <= _T_1792 @[sequencer-master.scala 236:63]
          skip @[sequencer-master.scala 236:45]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1645 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 640:39]
      when io.op.bits.active.vipred : @[sequencer-master.scala 641:41]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vipu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[tail].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vs1.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs1 <- io.op.bits.base.vs1 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs1.id <= io.op.bits.reg.vs1.id @[sequencer-master.scala 330:47]
          node _T_1796 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_1797 = and(_T_1796, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
          when _T_1797 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss1 <= io.op.bits.sreg.ss1 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_358[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs2.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs2 <- io.op.bits.base.vs2 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs2.id <= io.op.bits.reg.vs2.id @[sequencer-master.scala 330:47]
          node _T_1798 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_1799 = and(_T_1798, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
          when _T_1799 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss2 <= io.op.bits.sreg.ss2 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_535[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs3.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs3 <- io.op.bits.base.vs3 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs3.id <= io.op.bits.reg.vs3.id @[sequencer-master.scala 330:47]
          node _T_1800 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_1801 = and(_T_1800, io.op.bits.base.vs3.scalar) @[types-vxu.scala 119:37]
          when _T_1801 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss3 <= io.op.bits.sreg.ss3 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_712[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        node _T_1802 = eq(io.op.bits.base.vd.valid, UInt<1>("h00")) @[sequencer-master.scala 361:16]
        node _T_1803 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
        node _T_1804 = and(_T_1803, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
        node _T_1805 = eq(_T_1804, UInt<1>("h00")) @[sequencer-master.scala 361:45]
        node _T_1806 = or(_T_1802, _T_1805) @[sequencer-master.scala 361:42]
        node _T_1807 = bits(reset, 0, 0) @[sequencer-master.scala 361:15]
        node _T_1808 = or(_T_1806, _T_1807) @[sequencer-master.scala 361:15]
        node _T_1809 = eq(_T_1808, UInt<1>("h00")) @[sequencer-master.scala 361:15]
        when _T_1809 : @[sequencer-master.scala 361:15]
          printf(clock, UInt<1>(1), "Assertion failed: iwindow.set.vd: vd should always be vector\n    at sequencer-master.scala:361 assert(!io.op.bits.base.vd.valid || !io.op.bits.base.vd.is_scalar(), \"iwindow.set.vd: vd should always be vector\")\n") @[sequencer-master.scala 361:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 361:15]
          skip @[sequencer-master.scala 361:15]
        when io.op.bits.base.vd.valid : @[sequencer-master.scala 362:41]
          e[tail].base.vd <- io.op.bits.base.vd @[sequencer-master.scala 363:24]
          io.master.update.reg[tail].vd.id <= io.op.bits.reg.vd.id @[sequencer-master.scala 364:41]
          skip @[sequencer-master.scala 362:41]
        node _T_1810 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_1811 = or(_T_1810, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_1812 = or(_T_1811, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_1812 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1813 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_1814 = or(_T_1813, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_1815 = or(_T_1814, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_1815 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1816 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_1817 = or(_T_1816, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_1818 = or(_T_1817, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_1818 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1819 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_1820 = or(_T_1819, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_1821 = or(_T_1820, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_1821 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1822 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_1823 = or(_T_1822, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_1824 = or(_T_1823, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_1824 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1825 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_1826 = or(_T_1825, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_1827 = or(_T_1826, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_1827 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1828 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_1829 = or(_T_1828, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_1830 = or(_T_1829, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_1830 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1831 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_1832 = or(_T_1831, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_1833 = or(_T_1832, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_1833 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        e[tail].rports <= _T_1615 @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        node _T_1834 = add(UInt<4>("h00"), _T_1615) @[sequencer-master.scala 247:46]
        node _T_1835 = tail(_T_1834, 1) @[sequencer-master.scala 247:46]
        node _T_1836 = add(_T_1835, UInt<1>("h01")) @[sequencer-master.scala 247:56]
        node _T_1837 = tail(_T_1836, 1) @[sequencer-master.scala 247:56]
        node _T_1838 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
        node _T_1839 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
        node _T_1840 = and(_T_1838, _T_1839) @[types-vxu.scala 120:37]
        when _T_1840 : @[sequencer-master.scala 235:47]
          e[tail].wport.sram <= _T_1837 @[sequencer-master.scala 235:65]
          skip @[sequencer-master.scala 235:47]
        when io.op.bits.base.vd.pred : @[sequencer-master.scala 236:45]
          e[tail].wport.pred <= _T_1837 @[sequencer-master.scala 236:63]
          skip @[sequencer-master.scala 236:45]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1645 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 641:41]
      when io.op.bits.active.vimul : @[sequencer-master.scala 642:40]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vimu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[tail].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs1.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs1 <- io.op.bits.base.vs1 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs1.id <= io.op.bits.reg.vs1.id @[sequencer-master.scala 330:47]
          node _T_1841 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_1842 = and(_T_1841, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
          when _T_1842 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss1 <= io.op.bits.sreg.ss1 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_358[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs2.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs2 <- io.op.bits.base.vs2 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs2.id <= io.op.bits.reg.vs2.id @[sequencer-master.scala 330:47]
          node _T_1843 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_1844 = and(_T_1843, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
          when _T_1844 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss2 <= io.op.bits.sreg.ss2 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_535[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        node _T_1845 = eq(io.op.bits.base.vd.valid, UInt<1>("h00")) @[sequencer-master.scala 361:16]
        node _T_1846 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
        node _T_1847 = and(_T_1846, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
        node _T_1848 = eq(_T_1847, UInt<1>("h00")) @[sequencer-master.scala 361:45]
        node _T_1849 = or(_T_1845, _T_1848) @[sequencer-master.scala 361:42]
        node _T_1850 = bits(reset, 0, 0) @[sequencer-master.scala 361:15]
        node _T_1851 = or(_T_1849, _T_1850) @[sequencer-master.scala 361:15]
        node _T_1852 = eq(_T_1851, UInt<1>("h00")) @[sequencer-master.scala 361:15]
        when _T_1852 : @[sequencer-master.scala 361:15]
          printf(clock, UInt<1>(1), "Assertion failed: iwindow.set.vd: vd should always be vector\n    at sequencer-master.scala:361 assert(!io.op.bits.base.vd.valid || !io.op.bits.base.vd.is_scalar(), \"iwindow.set.vd: vd should always be vector\")\n") @[sequencer-master.scala 361:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 361:15]
          skip @[sequencer-master.scala 361:15]
        when io.op.bits.base.vd.valid : @[sequencer-master.scala 362:41]
          e[tail].base.vd <- io.op.bits.base.vd @[sequencer-master.scala 363:24]
          io.master.update.reg[tail].vd.id <= io.op.bits.reg.vd.id @[sequencer-master.scala 364:41]
          skip @[sequencer-master.scala 362:41]
        node _T_1853 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_1854 = or(_T_1853, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_1855 = or(_T_1854, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_1855 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1856 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_1857 = or(_T_1856, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_1858 = or(_T_1857, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_1858 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1859 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_1860 = or(_T_1859, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_1861 = or(_T_1860, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_1861 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1862 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_1863 = or(_T_1862, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_1864 = or(_T_1863, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_1864 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1865 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_1866 = or(_T_1865, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_1867 = or(_T_1866, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_1867 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1868 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_1869 = or(_T_1868, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_1870 = or(_T_1869, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_1870 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1871 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_1872 = or(_T_1871, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_1873 = or(_T_1872, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_1873 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1874 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_1875 = or(_T_1874, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_1876 = or(_T_1875, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_1876 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        e[tail].rports <= _T_1615 @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        node _T_1877 = add(UInt<4>("h00"), _T_1615) @[sequencer-master.scala 247:46]
        node _T_1878 = tail(_T_1877, 1) @[sequencer-master.scala 247:46]
        node _T_1879 = add(_T_1878, UInt<3>("h04")) @[sequencer-master.scala 247:56]
        node _T_1880 = tail(_T_1879, 1) @[sequencer-master.scala 247:56]
        node _T_1881 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
        node _T_1882 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
        node _T_1883 = and(_T_1881, _T_1882) @[types-vxu.scala 120:37]
        when _T_1883 : @[sequencer-master.scala 235:47]
          e[tail].wport.sram <= _T_1880 @[sequencer-master.scala 235:65]
          skip @[sequencer-master.scala 235:47]
        when io.op.bits.base.vd.pred : @[sequencer-master.scala 236:45]
          e[tail].wport.pred <= _T_1880 @[sequencer-master.scala 236:63]
          skip @[sequencer-master.scala 236:45]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1645 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 642:40]
      when io.op.bits.active.vidiv : @[sequencer-master.scala 643:40]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vqu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        node _T_1884 = or(io.op.bits.active.vidiv, io.op.bits.active.vfdiv) @[sequencer-master.scala 298:31]
        node _T_1885 = or(_T_1884, io.op.bits.active.vrpred) @[sequencer-master.scala 298:49]
        node _T_1886 = or(_T_1885, io.op.bits.active.vrfirst) @[sequencer-master.scala 298:68]
        node _T_1887 = bits(reset, 0, 0) @[sequencer-master.scala 298:15]
        node _T_1888 = or(_T_1886, _T_1887) @[sequencer-master.scala 298:15]
        node _T_1889 = eq(_T_1888, UInt<1>("h00")) @[sequencer-master.scala 298:15]
        when _T_1889 : @[sequencer-master.scala 298:15]
          printf(clock, UInt<1>(1), "Assertion failed: vqu should only be issued for idiv/fdiv/rpred/rfirst\n    at sequencer-master.scala:298 assert(d.active.vidiv || d.active.vfdiv || d.active.vrpred || d.active.vrfirst,\n") @[sequencer-master.scala 298:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 298:15]
          skip @[sequencer-master.scala 298:15]
        wire _T_1890 : {fp : UInt<2>, rm : UInt<3>, op : UInt<1>} @[types-vxu.scala 96:47]
        _T_1890 is invalid @[types-vxu.scala 96:47]
        wire _T_1891 : UInt<6>
        _T_1891 is invalid
        _T_1891 <= io.op.bits.fn.union
        node _T_1892 = bits(_T_1891, 0, 0) @[types-vxu.scala 96:47]
        _T_1890.op <= _T_1892 @[types-vxu.scala 96:47]
        node _T_1893 = bits(_T_1891, 3, 1) @[types-vxu.scala 96:47]
        _T_1890.rm <= _T_1893 @[types-vxu.scala 96:47]
        node _T_1894 = bits(_T_1891, 5, 4) @[types-vxu.scala 96:47]
        _T_1890.fp <= _T_1894 @[types-vxu.scala 96:47]
        node _T_1895 = eq(_T_1890.op, UInt<1>("h00")) @[types-vxu.scala 54:51]
        node _T_1896 = and(io.op.bits.active.vfdiv, _T_1895) @[sequencer-master.scala 300:46]
        node _T_1897 = or(io.op.bits.active.vidiv, _T_1896) @[sequencer-master.scala 300:28]
        node _T_1898 = or(io.op.bits.active.vidiv, io.op.bits.active.vfdiv) @[sequencer-master.scala 301:28]
        node _T_1899 = or(_T_1898, io.op.bits.active.vrfirst) @[sequencer-master.scala 301:46]
        node _T_1900 = cat(_T_1897, _T_1899) @[Cat.scala 30:58]
        e[tail].fn.union <= _T_1900 @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs1.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs1 <- io.op.bits.base.vs1 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs1.id <= io.op.bits.reg.vs1.id @[sequencer-master.scala 330:47]
          node _T_1901 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_1902 = and(_T_1901, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
          when _T_1902 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss1 <= io.op.bits.sreg.ss1 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_358[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs2.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs2 <- io.op.bits.base.vs2 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs2.id <= io.op.bits.reg.vs2.id @[sequencer-master.scala 330:47]
          node _T_1903 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_1904 = and(_T_1903, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
          when _T_1904 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss2 <= io.op.bits.sreg.ss2 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_535[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        e[tail].rports <= _T_1615 @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        node _T_1905 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_1906 = or(_T_1905, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_1907 = or(_T_1906, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_1907 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1908 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_1909 = or(_T_1908, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_1910 = or(_T_1909, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_1910 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1911 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_1912 = or(_T_1911, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_1913 = or(_T_1912, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_1913 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1914 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_1915 = or(_T_1914, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_1916 = or(_T_1915, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_1916 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1917 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_1918 = or(_T_1917, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_1919 = or(_T_1918, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_1919 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1920 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_1921 = or(_T_1920, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_1922 = or(_T_1921, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_1922 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1923 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_1924 = or(_T_1923, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_1925 = or(_T_1924, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_1925 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1926 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_1927 = or(_T_1926, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_1928 = or(_T_1927, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_1928 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        v[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[_T_1645].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[_T_1645].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[_T_1645].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[_T_1645].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[_T_1645].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[_T_1645].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[_T_1645].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[_T_1645].active.vidu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[_T_1645].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        node _T_1929 = eq(io.op.bits.base.vd.valid, UInt<1>("h00")) @[sequencer-master.scala 361:16]
        node _T_1930 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
        node _T_1931 = and(_T_1930, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
        node _T_1932 = eq(_T_1931, UInt<1>("h00")) @[sequencer-master.scala 361:45]
        node _T_1933 = or(_T_1929, _T_1932) @[sequencer-master.scala 361:42]
        node _T_1934 = bits(reset, 0, 0) @[sequencer-master.scala 361:15]
        node _T_1935 = or(_T_1933, _T_1934) @[sequencer-master.scala 361:15]
        node _T_1936 = eq(_T_1935, UInt<1>("h00")) @[sequencer-master.scala 361:15]
        when _T_1936 : @[sequencer-master.scala 361:15]
          printf(clock, UInt<1>(1), "Assertion failed: iwindow.set.vd: vd should always be vector\n    at sequencer-master.scala:361 assert(!io.op.bits.base.vd.valid || !io.op.bits.base.vd.is_scalar(), \"iwindow.set.vd: vd should always be vector\")\n") @[sequencer-master.scala 361:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 361:15]
          skip @[sequencer-master.scala 361:15]
        when io.op.bits.base.vd.valid : @[sequencer-master.scala 362:41]
          e[_T_1645].base.vd <- io.op.bits.base.vd @[sequencer-master.scala 363:24]
          io.master.update.reg[_T_1645].vd.id <= io.op.bits.reg.vd.id @[sequencer-master.scala 364:41]
          skip @[sequencer-master.scala 362:41]
        node _T_1937 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_1938 = or(_T_1937, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_1939 = or(_T_1938, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_1939 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1940 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_1941 = or(_T_1940, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_1942 = or(_T_1941, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_1942 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1943 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_1944 = or(_T_1943, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_1945 = or(_T_1944, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_1945 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1946 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_1947 = or(_T_1946, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_1948 = or(_T_1947, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_1948 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1949 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_1950 = or(_T_1949, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_1951 = or(_T_1950, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_1951 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1952 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_1953 = or(_T_1952, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_1954 = or(_T_1953, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_1954 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1955 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_1956 = or(_T_1955, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_1957 = or(_T_1956, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_1957 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1958 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_1959 = or(_T_1958, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_1960 = or(_T_1959, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_1960 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        e[_T_1645].rports <= UInt<1>("h00") @[sequencer-master.scala 230:21]
        e[_T_1645].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[_T_1645].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1647 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 643:40]
      when io.op.bits.active.vfma : @[sequencer-master.scala 644:39]
        wire _T_1961 : {fp : UInt<2>, rm : UInt<3>, op : UInt<3>} @[types-vxu.scala 95:47]
        _T_1961 is invalid @[types-vxu.scala 95:47]
        wire _T_1962 : UInt<8>
        _T_1962 is invalid
        _T_1962 <= io.op.bits.fn.union
        node _T_1963 = bits(_T_1962, 2, 0) @[types-vxu.scala 95:47]
        _T_1961.op <= _T_1963 @[types-vxu.scala 95:47]
        node _T_1964 = bits(_T_1962, 5, 3) @[types-vxu.scala 95:47]
        _T_1961.rm <= _T_1964 @[types-vxu.scala 95:47]
        node _T_1965 = bits(_T_1962, 7, 6) @[types-vxu.scala 95:47]
        _T_1961.fp <= _T_1965 @[types-vxu.scala 95:47]
        node _T_1966 = eq(_T_1961.fp, UInt<2>("h01")) @[types-vxu.scala 53:51]
        node _T_1967 = eq(_T_1961.fp, UInt<2>("h00")) @[types-vxu.scala 53:51]
        node _T_1968 = eq(_T_1961.fp, UInt<2>("h02")) @[types-vxu.scala 53:51]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vfmu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[tail].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs1.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs1 <- io.op.bits.base.vs1 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs1.id <= io.op.bits.reg.vs1.id @[sequencer-master.scala 330:47]
          node _T_1969 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_1970 = and(_T_1969, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
          when _T_1970 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss1 <= io.op.bits.sreg.ss1 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_358[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs2.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs2 <- io.op.bits.base.vs2 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs2.id <= io.op.bits.reg.vs2.id @[sequencer-master.scala 330:47]
          node _T_1971 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_1972 = and(_T_1971, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
          when _T_1972 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss2 <= io.op.bits.sreg.ss2 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_535[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs3.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs3 <- io.op.bits.base.vs3 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs3.id <= io.op.bits.reg.vs3.id @[sequencer-master.scala 330:47]
          node _T_1973 = eq(io.op.bits.base.vs3.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_1974 = and(_T_1973, io.op.bits.base.vs3.scalar) @[types-vxu.scala 119:37]
          when _T_1974 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss3 <= io.op.bits.sreg.ss3 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_712[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_712[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        node _T_1975 = eq(io.op.bits.base.vd.valid, UInt<1>("h00")) @[sequencer-master.scala 361:16]
        node _T_1976 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
        node _T_1977 = and(_T_1976, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
        node _T_1978 = eq(_T_1977, UInt<1>("h00")) @[sequencer-master.scala 361:45]
        node _T_1979 = or(_T_1975, _T_1978) @[sequencer-master.scala 361:42]
        node _T_1980 = bits(reset, 0, 0) @[sequencer-master.scala 361:15]
        node _T_1981 = or(_T_1979, _T_1980) @[sequencer-master.scala 361:15]
        node _T_1982 = eq(_T_1981, UInt<1>("h00")) @[sequencer-master.scala 361:15]
        when _T_1982 : @[sequencer-master.scala 361:15]
          printf(clock, UInt<1>(1), "Assertion failed: iwindow.set.vd: vd should always be vector\n    at sequencer-master.scala:361 assert(!io.op.bits.base.vd.valid || !io.op.bits.base.vd.is_scalar(), \"iwindow.set.vd: vd should always be vector\")\n") @[sequencer-master.scala 361:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 361:15]
          skip @[sequencer-master.scala 361:15]
        when io.op.bits.base.vd.valid : @[sequencer-master.scala 362:41]
          e[tail].base.vd <- io.op.bits.base.vd @[sequencer-master.scala 363:24]
          io.master.update.reg[tail].vd.id <= io.op.bits.reg.vd.id @[sequencer-master.scala 364:41]
          skip @[sequencer-master.scala 362:41]
        node _T_1983 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_1984 = or(_T_1983, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_1985 = or(_T_1984, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_1985 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1986 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_1987 = or(_T_1986, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_1988 = or(_T_1987, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_1988 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1989 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_1990 = or(_T_1989, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_1991 = or(_T_1990, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_1991 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1992 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_1993 = or(_T_1992, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_1994 = or(_T_1993, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_1994 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1995 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_1996 = or(_T_1995, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_1997 = or(_T_1996, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_1997 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_1998 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_1999 = or(_T_1998, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_2000 = or(_T_1999, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_2000 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2001 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_2002 = or(_T_2001, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_2003 = or(_T_2002, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_2003 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2004 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_2005 = or(_T_2004, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_2006 = or(_T_2005, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_2006 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        node _T_2007 = mux(_T_1966, UInt<3>("h05"), UInt<1>("h00")) @[Mux.scala 19:72]
        node _T_2008 = mux(_T_1967, UInt<3>("h04"), UInt<1>("h00")) @[Mux.scala 19:72]
        node _T_2009 = mux(_T_1968, UInt<3>("h04"), UInt<1>("h00")) @[Mux.scala 19:72]
        node _T_2010 = or(_T_2007, _T_2008) @[Mux.scala 19:72]
        node _T_2011 = or(_T_2010, _T_2009) @[Mux.scala 19:72]
        wire _T_2012 : UInt<3> @[Mux.scala 19:72]
        _T_2012 <= _T_2011 @[Mux.scala 19:72]
        e[tail].rports <= _T_1615 @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        node _T_2013 = add(UInt<4>("h00"), _T_1615) @[sequencer-master.scala 247:46]
        node _T_2014 = tail(_T_2013, 1) @[sequencer-master.scala 247:46]
        node _T_2015 = add(_T_2014, _T_2012) @[sequencer-master.scala 247:56]
        node _T_2016 = tail(_T_2015, 1) @[sequencer-master.scala 247:56]
        node _T_2017 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
        node _T_2018 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
        node _T_2019 = and(_T_2017, _T_2018) @[types-vxu.scala 120:37]
        when _T_2019 : @[sequencer-master.scala 235:47]
          e[tail].wport.sram <= _T_2016 @[sequencer-master.scala 235:65]
          skip @[sequencer-master.scala 235:47]
        when io.op.bits.base.vd.pred : @[sequencer-master.scala 236:45]
          e[tail].wport.pred <= _T_2016 @[sequencer-master.scala 236:63]
          skip @[sequencer-master.scala 236:45]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1645 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 644:39]
      when io.op.bits.active.vfdiv : @[sequencer-master.scala 645:40]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vqu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        node _T_2020 = or(io.op.bits.active.vidiv, io.op.bits.active.vfdiv) @[sequencer-master.scala 298:31]
        node _T_2021 = or(_T_2020, io.op.bits.active.vrpred) @[sequencer-master.scala 298:49]
        node _T_2022 = or(_T_2021, io.op.bits.active.vrfirst) @[sequencer-master.scala 298:68]
        node _T_2023 = bits(reset, 0, 0) @[sequencer-master.scala 298:15]
        node _T_2024 = or(_T_2022, _T_2023) @[sequencer-master.scala 298:15]
        node _T_2025 = eq(_T_2024, UInt<1>("h00")) @[sequencer-master.scala 298:15]
        when _T_2025 : @[sequencer-master.scala 298:15]
          printf(clock, UInt<1>(1), "Assertion failed: vqu should only be issued for idiv/fdiv/rpred/rfirst\n    at sequencer-master.scala:298 assert(d.active.vidiv || d.active.vfdiv || d.active.vrpred || d.active.vrfirst,\n") @[sequencer-master.scala 298:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 298:15]
          skip @[sequencer-master.scala 298:15]
        wire _T_2026 : {fp : UInt<2>, rm : UInt<3>, op : UInt<1>} @[types-vxu.scala 96:47]
        _T_2026 is invalid @[types-vxu.scala 96:47]
        wire _T_2027 : UInt<6>
        _T_2027 is invalid
        _T_2027 <= io.op.bits.fn.union
        node _T_2028 = bits(_T_2027, 0, 0) @[types-vxu.scala 96:47]
        _T_2026.op <= _T_2028 @[types-vxu.scala 96:47]
        node _T_2029 = bits(_T_2027, 3, 1) @[types-vxu.scala 96:47]
        _T_2026.rm <= _T_2029 @[types-vxu.scala 96:47]
        node _T_2030 = bits(_T_2027, 5, 4) @[types-vxu.scala 96:47]
        _T_2026.fp <= _T_2030 @[types-vxu.scala 96:47]
        node _T_2031 = eq(_T_2026.op, UInt<1>("h00")) @[types-vxu.scala 54:51]
        node _T_2032 = and(io.op.bits.active.vfdiv, _T_2031) @[sequencer-master.scala 300:46]
        node _T_2033 = or(io.op.bits.active.vidiv, _T_2032) @[sequencer-master.scala 300:28]
        node _T_2034 = or(io.op.bits.active.vidiv, io.op.bits.active.vfdiv) @[sequencer-master.scala 301:28]
        node _T_2035 = or(_T_2034, io.op.bits.active.vrfirst) @[sequencer-master.scala 301:46]
        node _T_2036 = cat(_T_2033, _T_2035) @[Cat.scala 30:58]
        e[tail].fn.union <= _T_2036 @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs1.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs1 <- io.op.bits.base.vs1 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs1.id <= io.op.bits.reg.vs1.id @[sequencer-master.scala 330:47]
          node _T_2037 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_2038 = and(_T_2037, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
          when _T_2038 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss1 <= io.op.bits.sreg.ss1 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_358[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs2.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs2 <- io.op.bits.base.vs2 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs2.id <= io.op.bits.reg.vs2.id @[sequencer-master.scala 330:47]
          node _T_2039 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_2040 = and(_T_2039, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
          when _T_2040 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss2 <= io.op.bits.sreg.ss2 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_535[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        e[tail].rports <= _T_1615 @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        node _T_2041 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_2042 = or(_T_2041, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_2043 = or(_T_2042, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_2043 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2044 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_2045 = or(_T_2044, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_2046 = or(_T_2045, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_2046 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2047 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_2048 = or(_T_2047, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_2049 = or(_T_2048, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_2049 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2050 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_2051 = or(_T_2050, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_2052 = or(_T_2051, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_2052 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2053 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_2054 = or(_T_2053, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_2055 = or(_T_2054, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_2055 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2056 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_2057 = or(_T_2056, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_2058 = or(_T_2057, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_2058 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2059 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_2060 = or(_T_2059, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_2061 = or(_T_2060, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_2061 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2062 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_2063 = or(_T_2062, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_2064 = or(_T_2063, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_2064 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        v[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[_T_1645].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[_T_1645].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[_T_1645].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[_T_1645].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[_T_1645].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[_T_1645].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[_T_1645].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[_T_1645].active.vfdu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[_T_1645].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        node _T_2065 = eq(io.op.bits.base.vd.valid, UInt<1>("h00")) @[sequencer-master.scala 361:16]
        node _T_2066 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
        node _T_2067 = and(_T_2066, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
        node _T_2068 = eq(_T_2067, UInt<1>("h00")) @[sequencer-master.scala 361:45]
        node _T_2069 = or(_T_2065, _T_2068) @[sequencer-master.scala 361:42]
        node _T_2070 = bits(reset, 0, 0) @[sequencer-master.scala 361:15]
        node _T_2071 = or(_T_2069, _T_2070) @[sequencer-master.scala 361:15]
        node _T_2072 = eq(_T_2071, UInt<1>("h00")) @[sequencer-master.scala 361:15]
        when _T_2072 : @[sequencer-master.scala 361:15]
          printf(clock, UInt<1>(1), "Assertion failed: iwindow.set.vd: vd should always be vector\n    at sequencer-master.scala:361 assert(!io.op.bits.base.vd.valid || !io.op.bits.base.vd.is_scalar(), \"iwindow.set.vd: vd should always be vector\")\n") @[sequencer-master.scala 361:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 361:15]
          skip @[sequencer-master.scala 361:15]
        when io.op.bits.base.vd.valid : @[sequencer-master.scala 362:41]
          e[_T_1645].base.vd <- io.op.bits.base.vd @[sequencer-master.scala 363:24]
          io.master.update.reg[_T_1645].vd.id <= io.op.bits.reg.vd.id @[sequencer-master.scala 364:41]
          skip @[sequencer-master.scala 362:41]
        node _T_2073 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_2074 = or(_T_2073, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_2075 = or(_T_2074, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_2075 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2076 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_2077 = or(_T_2076, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_2078 = or(_T_2077, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_2078 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2079 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_2080 = or(_T_2079, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_2081 = or(_T_2080, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_2081 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2082 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_2083 = or(_T_2082, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_2084 = or(_T_2083, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_2084 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2085 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_2086 = or(_T_2085, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_2087 = or(_T_2086, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_2087 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2088 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_2089 = or(_T_2088, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_2090 = or(_T_2089, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_2090 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2091 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_2092 = or(_T_2091, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_2093 = or(_T_2092, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_2093 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2094 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_2095 = or(_T_2094, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_2096 = or(_T_2095, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_2096 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        e[_T_1645].rports <= UInt<1>("h00") @[sequencer-master.scala 230:21]
        e[_T_1645].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[_T_1645].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1647 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 645:40]
      when io.op.bits.active.vfcmp : @[sequencer-master.scala 646:40]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vfcu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[tail].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs1.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs1 <- io.op.bits.base.vs1 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs1.id <= io.op.bits.reg.vs1.id @[sequencer-master.scala 330:47]
          node _T_2097 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_2098 = and(_T_2097, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
          when _T_2098 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss1 <= io.op.bits.sreg.ss1 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_358[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs2.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs2 <- io.op.bits.base.vs2 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs2.id <= io.op.bits.reg.vs2.id @[sequencer-master.scala 330:47]
          node _T_2099 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_2100 = and(_T_2099, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
          when _T_2100 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss2 <= io.op.bits.sreg.ss2 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_535[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        node _T_2101 = eq(io.op.bits.base.vd.valid, UInt<1>("h00")) @[sequencer-master.scala 361:16]
        node _T_2102 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
        node _T_2103 = and(_T_2102, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
        node _T_2104 = eq(_T_2103, UInt<1>("h00")) @[sequencer-master.scala 361:45]
        node _T_2105 = or(_T_2101, _T_2104) @[sequencer-master.scala 361:42]
        node _T_2106 = bits(reset, 0, 0) @[sequencer-master.scala 361:15]
        node _T_2107 = or(_T_2105, _T_2106) @[sequencer-master.scala 361:15]
        node _T_2108 = eq(_T_2107, UInt<1>("h00")) @[sequencer-master.scala 361:15]
        when _T_2108 : @[sequencer-master.scala 361:15]
          printf(clock, UInt<1>(1), "Assertion failed: iwindow.set.vd: vd should always be vector\n    at sequencer-master.scala:361 assert(!io.op.bits.base.vd.valid || !io.op.bits.base.vd.is_scalar(), \"iwindow.set.vd: vd should always be vector\")\n") @[sequencer-master.scala 361:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 361:15]
          skip @[sequencer-master.scala 361:15]
        when io.op.bits.base.vd.valid : @[sequencer-master.scala 362:41]
          e[tail].base.vd <- io.op.bits.base.vd @[sequencer-master.scala 363:24]
          io.master.update.reg[tail].vd.id <= io.op.bits.reg.vd.id @[sequencer-master.scala 364:41]
          skip @[sequencer-master.scala 362:41]
        node _T_2109 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_2110 = or(_T_2109, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_2111 = or(_T_2110, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_2111 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2112 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_2113 = or(_T_2112, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_2114 = or(_T_2113, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_2114 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2115 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_2116 = or(_T_2115, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_2117 = or(_T_2116, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_2117 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2118 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_2119 = or(_T_2118, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_2120 = or(_T_2119, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_2120 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2121 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_2122 = or(_T_2121, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_2123 = or(_T_2122, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_2123 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2124 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_2125 = or(_T_2124, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_2126 = or(_T_2125, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_2126 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2127 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_2128 = or(_T_2127, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_2129 = or(_T_2128, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_2129 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2130 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_2131 = or(_T_2130, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_2132 = or(_T_2131, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_2132 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        e[tail].rports <= _T_1615 @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        node _T_2133 = add(UInt<4>("h00"), _T_1615) @[sequencer-master.scala 247:46]
        node _T_2134 = tail(_T_2133, 1) @[sequencer-master.scala 247:46]
        node _T_2135 = add(_T_2134, UInt<2>("h02")) @[sequencer-master.scala 247:56]
        node _T_2136 = tail(_T_2135, 1) @[sequencer-master.scala 247:56]
        node _T_2137 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
        node _T_2138 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
        node _T_2139 = and(_T_2137, _T_2138) @[types-vxu.scala 120:37]
        when _T_2139 : @[sequencer-master.scala 235:47]
          e[tail].wport.sram <= _T_2136 @[sequencer-master.scala 235:65]
          skip @[sequencer-master.scala 235:47]
        when io.op.bits.base.vd.pred : @[sequencer-master.scala 236:45]
          e[tail].wport.pred <= _T_2136 @[sequencer-master.scala 236:63]
          skip @[sequencer-master.scala 236:45]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1645 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 646:40]
      when io.op.bits.active.vfconv : @[sequencer-master.scala 647:41]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vfvu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[tail].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs1.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs1 <- io.op.bits.base.vs1 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs1.id <= io.op.bits.reg.vs1.id @[sequencer-master.scala 330:47]
          node _T_2140 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_2141 = and(_T_2140, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
          when _T_2141 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss1 <= io.op.bits.sreg.ss1 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_358[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        node _T_2142 = eq(io.op.bits.base.vd.valid, UInt<1>("h00")) @[sequencer-master.scala 361:16]
        node _T_2143 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
        node _T_2144 = and(_T_2143, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
        node _T_2145 = eq(_T_2144, UInt<1>("h00")) @[sequencer-master.scala 361:45]
        node _T_2146 = or(_T_2142, _T_2145) @[sequencer-master.scala 361:42]
        node _T_2147 = bits(reset, 0, 0) @[sequencer-master.scala 361:15]
        node _T_2148 = or(_T_2146, _T_2147) @[sequencer-master.scala 361:15]
        node _T_2149 = eq(_T_2148, UInt<1>("h00")) @[sequencer-master.scala 361:15]
        when _T_2149 : @[sequencer-master.scala 361:15]
          printf(clock, UInt<1>(1), "Assertion failed: iwindow.set.vd: vd should always be vector\n    at sequencer-master.scala:361 assert(!io.op.bits.base.vd.valid || !io.op.bits.base.vd.is_scalar(), \"iwindow.set.vd: vd should always be vector\")\n") @[sequencer-master.scala 361:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 361:15]
          skip @[sequencer-master.scala 361:15]
        when io.op.bits.base.vd.valid : @[sequencer-master.scala 362:41]
          e[tail].base.vd <- io.op.bits.base.vd @[sequencer-master.scala 363:24]
          io.master.update.reg[tail].vd.id <= io.op.bits.reg.vd.id @[sequencer-master.scala 364:41]
          skip @[sequencer-master.scala 362:41]
        node _T_2150 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_2151 = or(_T_2150, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_2152 = or(_T_2151, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_2152 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2153 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_2154 = or(_T_2153, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_2155 = or(_T_2154, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_2155 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2156 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_2157 = or(_T_2156, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_2158 = or(_T_2157, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_2158 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2159 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_2160 = or(_T_2159, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_2161 = or(_T_2160, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_2161 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2162 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_2163 = or(_T_2162, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_2164 = or(_T_2163, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_2164 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2165 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_2166 = or(_T_2165, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_2167 = or(_T_2166, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_2167 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2168 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_2169 = or(_T_2168, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_2170 = or(_T_2169, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_2170 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2171 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_2172 = or(_T_2171, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_2173 = or(_T_2172, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_2173 : @[sequencer-master.scala 161:86]
          _T_3[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        e[tail].rports <= _T_1615 @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        node _T_2174 = add(UInt<4>("h00"), _T_1615) @[sequencer-master.scala 247:46]
        node _T_2175 = tail(_T_2174, 1) @[sequencer-master.scala 247:46]
        node _T_2176 = add(_T_2175, UInt<2>("h03")) @[sequencer-master.scala 247:56]
        node _T_2177 = tail(_T_2176, 1) @[sequencer-master.scala 247:56]
        node _T_2178 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 120:31]
        node _T_2179 = eq(io.op.bits.base.vd.scalar, UInt<1>("h00")) @[types-vxu.scala 120:40]
        node _T_2180 = and(_T_2178, _T_2179) @[types-vxu.scala 120:37]
        when _T_2180 : @[sequencer-master.scala 235:47]
          e[tail].wport.sram <= _T_2177 @[sequencer-master.scala 235:65]
          skip @[sequencer-master.scala 235:47]
        when io.op.bits.base.vd.pred : @[sequencer-master.scala 236:45]
          e[tail].wport.pred <= _T_2177 @[sequencer-master.scala 236:63]
          skip @[sequencer-master.scala 236:45]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1645 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 647:41]
      when io.op.bits.active.vrpred : @[sequencer-master.scala 648:41]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vqu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        node _T_2181 = or(io.op.bits.active.vidiv, io.op.bits.active.vfdiv) @[sequencer-master.scala 298:31]
        node _T_2182 = or(_T_2181, io.op.bits.active.vrpred) @[sequencer-master.scala 298:49]
        node _T_2183 = or(_T_2182, io.op.bits.active.vrfirst) @[sequencer-master.scala 298:68]
        node _T_2184 = bits(reset, 0, 0) @[sequencer-master.scala 298:15]
        node _T_2185 = or(_T_2183, _T_2184) @[sequencer-master.scala 298:15]
        node _T_2186 = eq(_T_2185, UInt<1>("h00")) @[sequencer-master.scala 298:15]
        when _T_2186 : @[sequencer-master.scala 298:15]
          printf(clock, UInt<1>(1), "Assertion failed: vqu should only be issued for idiv/fdiv/rpred/rfirst\n    at sequencer-master.scala:298 assert(d.active.vidiv || d.active.vfdiv || d.active.vrpred || d.active.vrfirst,\n") @[sequencer-master.scala 298:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 298:15]
          skip @[sequencer-master.scala 298:15]
        wire _T_2187 : {fp : UInt<2>, rm : UInt<3>, op : UInt<1>} @[types-vxu.scala 96:47]
        _T_2187 is invalid @[types-vxu.scala 96:47]
        wire _T_2188 : UInt<6>
        _T_2188 is invalid
        _T_2188 <= io.op.bits.fn.union
        node _T_2189 = bits(_T_2188, 0, 0) @[types-vxu.scala 96:47]
        _T_2187.op <= _T_2189 @[types-vxu.scala 96:47]
        node _T_2190 = bits(_T_2188, 3, 1) @[types-vxu.scala 96:47]
        _T_2187.rm <= _T_2190 @[types-vxu.scala 96:47]
        node _T_2191 = bits(_T_2188, 5, 4) @[types-vxu.scala 96:47]
        _T_2187.fp <= _T_2191 @[types-vxu.scala 96:47]
        node _T_2192 = eq(_T_2187.op, UInt<1>("h00")) @[types-vxu.scala 54:51]
        node _T_2193 = and(io.op.bits.active.vfdiv, _T_2192) @[sequencer-master.scala 300:46]
        node _T_2194 = or(io.op.bits.active.vidiv, _T_2193) @[sequencer-master.scala 300:28]
        node _T_2195 = or(io.op.bits.active.vidiv, io.op.bits.active.vfdiv) @[sequencer-master.scala 301:28]
        node _T_2196 = or(_T_2195, io.op.bits.active.vrfirst) @[sequencer-master.scala 301:46]
        node _T_2197 = cat(_T_2194, _T_2196) @[Cat.scala 30:58]
        e[tail].fn.union <= _T_2197 @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        e[tail].rports <= _T_1615 @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1645 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 648:41]
      when io.op.bits.active.vrfirst : @[sequencer-master.scala 649:42]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vqu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        node _T_2198 = or(io.op.bits.active.vidiv, io.op.bits.active.vfdiv) @[sequencer-master.scala 298:31]
        node _T_2199 = or(_T_2198, io.op.bits.active.vrpred) @[sequencer-master.scala 298:49]
        node _T_2200 = or(_T_2199, io.op.bits.active.vrfirst) @[sequencer-master.scala 298:68]
        node _T_2201 = bits(reset, 0, 0) @[sequencer-master.scala 298:15]
        node _T_2202 = or(_T_2200, _T_2201) @[sequencer-master.scala 298:15]
        node _T_2203 = eq(_T_2202, UInt<1>("h00")) @[sequencer-master.scala 298:15]
        when _T_2203 : @[sequencer-master.scala 298:15]
          printf(clock, UInt<1>(1), "Assertion failed: vqu should only be issued for idiv/fdiv/rpred/rfirst\n    at sequencer-master.scala:298 assert(d.active.vidiv || d.active.vfdiv || d.active.vrpred || d.active.vrfirst,\n") @[sequencer-master.scala 298:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 298:15]
          skip @[sequencer-master.scala 298:15]
        wire _T_2204 : {fp : UInt<2>, rm : UInt<3>, op : UInt<1>} @[types-vxu.scala 96:47]
        _T_2204 is invalid @[types-vxu.scala 96:47]
        wire _T_2205 : UInt<6>
        _T_2205 is invalid
        _T_2205 <= io.op.bits.fn.union
        node _T_2206 = bits(_T_2205, 0, 0) @[types-vxu.scala 96:47]
        _T_2204.op <= _T_2206 @[types-vxu.scala 96:47]
        node _T_2207 = bits(_T_2205, 3, 1) @[types-vxu.scala 96:47]
        _T_2204.rm <= _T_2207 @[types-vxu.scala 96:47]
        node _T_2208 = bits(_T_2205, 5, 4) @[types-vxu.scala 96:47]
        _T_2204.fp <= _T_2208 @[types-vxu.scala 96:47]
        node _T_2209 = eq(_T_2204.op, UInt<1>("h00")) @[types-vxu.scala 54:51]
        node _T_2210 = and(io.op.bits.active.vfdiv, _T_2209) @[sequencer-master.scala 300:46]
        node _T_2211 = or(io.op.bits.active.vidiv, _T_2210) @[sequencer-master.scala 300:28]
        node _T_2212 = or(io.op.bits.active.vidiv, io.op.bits.active.vfdiv) @[sequencer-master.scala 301:28]
        node _T_2213 = or(_T_2212, io.op.bits.active.vrfirst) @[sequencer-master.scala 301:46]
        node _T_2214 = cat(_T_2211, _T_2213) @[Cat.scala 30:58]
        e[tail].fn.union <= _T_2214 @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs1.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs1 <- io.op.bits.base.vs1 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs1.id <= io.op.bits.reg.vs1.id @[sequencer-master.scala 330:47]
          node _T_2215 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_2216 = and(_T_2215, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
          when _T_2216 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss1 <= io.op.bits.sreg.ss1 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_358[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        e[tail].rports <= _T_1615 @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1645 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 649:42]
      when io.op.bits.active.vamo : @[sequencer-master.scala 650:39]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vgu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[tail].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs1.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs1 <- io.op.bits.base.vs1 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs1.id <= io.op.bits.reg.vs1.id @[sequencer-master.scala 330:47]
          node _T_2217 = eq(io.op.bits.base.vs1.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_2218 = and(_T_2217, io.op.bits.base.vs1.scalar) @[types-vxu.scala 119:37]
          when _T_2218 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss1 <= io.op.bits.sreg.ss1 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_358[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_358[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        e[tail].rports <= _T_1623 @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        v[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[_T_1645].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[_T_1645].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[_T_1645].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[_T_1645].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[_T_1645].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[_T_1645].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[_T_1645].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[_T_1645].active.vcu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[_T_1645].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        e[_T_1645].rports <= UInt<1>("h00") @[sequencer-master.scala 230:21]
        e[_T_1645].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[_T_1645].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        node _T_2219 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_2220 = or(_T_2219, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_2221 = or(_T_2220, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_2221 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2222 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_2223 = or(_T_2222, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_2224 = or(_T_2223, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_2224 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2225 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_2226 = or(_T_2225, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_2227 = or(_T_2226, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_2227 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2228 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_2229 = or(_T_2228, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_2230 = or(_T_2229, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_2230 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2231 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_2232 = or(_T_2231, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_2233 = or(_T_2232, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_2233 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2234 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_2235 = or(_T_2234, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_2236 = or(_T_2235, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_2236 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2237 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_2238 = or(_T_2237, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_2239 = or(_T_2238, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_2239 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2240 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_2241 = or(_T_2240, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_2242 = or(_T_2241, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_2242 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        v[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[_T_1647].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[_T_1647].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[_T_1647].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[_T_1647].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[_T_1647].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[_T_1647].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[_T_1647].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[_T_1647].active.vsu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[_T_1647].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[_T_1647].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[_T_1647].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs2.valid : @[sequencer-master.scala 328:47]
          e[_T_1647].base.vs1 <- io.op.bits.base.vs2 @[sequencer-master.scala 329:29]
          io.master.update.reg[_T_1647].vs1.id <= io.op.bits.reg.vs2.id @[sequencer-master.scala 330:47]
          node _T_2243 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_2244 = and(_T_2243, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
          when _T_2244 : @[sequencer-master.scala 331:55]
            e[_T_1647].sreg.ss1 <= io.op.bits.sreg.ss2 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_535[0] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[1] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[2] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[3] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[4] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[5] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[6] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[7] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        e[_T_1647].rports <= _T_1631 @[sequencer-master.scala 230:21]
        e[_T_1647].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[_T_1647].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        _T_2[_T_1647][_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
        v[_T_1649] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[_T_1649].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[_T_1649].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[_T_1649].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[_T_1649].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[_T_1649].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[_T_1649].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[_T_1649] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[_T_1649][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1649][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1649][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1649][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1649][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1649][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1649][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1649][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1649][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1649][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1649][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1649][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1649][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1649][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1649][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1649][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1649][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1649][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1649][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1649][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1649][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1649][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1649][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1649][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[_T_1649].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[_T_1649] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[_T_1649].active.vlu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[_T_1649].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        node _T_2245 = eq(io.op.bits.base.vd.valid, UInt<1>("h00")) @[sequencer-master.scala 361:16]
        node _T_2246 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
        node _T_2247 = and(_T_2246, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
        node _T_2248 = eq(_T_2247, UInt<1>("h00")) @[sequencer-master.scala 361:45]
        node _T_2249 = or(_T_2245, _T_2248) @[sequencer-master.scala 361:42]
        node _T_2250 = bits(reset, 0, 0) @[sequencer-master.scala 361:15]
        node _T_2251 = or(_T_2249, _T_2250) @[sequencer-master.scala 361:15]
        node _T_2252 = eq(_T_2251, UInt<1>("h00")) @[sequencer-master.scala 361:15]
        when _T_2252 : @[sequencer-master.scala 361:15]
          printf(clock, UInt<1>(1), "Assertion failed: iwindow.set.vd: vd should always be vector\n    at sequencer-master.scala:361 assert(!io.op.bits.base.vd.valid || !io.op.bits.base.vd.is_scalar(), \"iwindow.set.vd: vd should always be vector\")\n") @[sequencer-master.scala 361:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 361:15]
          skip @[sequencer-master.scala 361:15]
        when io.op.bits.base.vd.valid : @[sequencer-master.scala 362:41]
          e[_T_1649].base.vd <- io.op.bits.base.vd @[sequencer-master.scala 363:24]
          io.master.update.reg[_T_1649].vd.id <= io.op.bits.reg.vd.id @[sequencer-master.scala 364:41]
          skip @[sequencer-master.scala 362:41]
        node _T_2253 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_2254 = or(_T_2253, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_2255 = or(_T_2254, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_2255 : @[sequencer-master.scala 161:86]
          _T_3[_T_1649][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2256 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_2257 = or(_T_2256, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_2258 = or(_T_2257, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_2258 : @[sequencer-master.scala 161:86]
          _T_3[_T_1649][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2259 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_2260 = or(_T_2259, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_2261 = or(_T_2260, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_2261 : @[sequencer-master.scala 161:86]
          _T_3[_T_1649][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2262 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_2263 = or(_T_2262, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_2264 = or(_T_2263, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_2264 : @[sequencer-master.scala 161:86]
          _T_3[_T_1649][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2265 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_2266 = or(_T_2265, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_2267 = or(_T_2266, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_2267 : @[sequencer-master.scala 161:86]
          _T_3[_T_1649][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2268 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_2269 = or(_T_2268, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_2270 = or(_T_2269, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_2270 : @[sequencer-master.scala 161:86]
          _T_3[_T_1649][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2271 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_2272 = or(_T_2271, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_2273 = or(_T_2272, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_2273 : @[sequencer-master.scala 161:86]
          _T_3[_T_1649][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2274 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_2275 = or(_T_2274, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_2276 = or(_T_2275, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_2276 : @[sequencer-master.scala 161:86]
          _T_3[_T_1649][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[_T_1649][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[_T_1649][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[_T_1649][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[_T_1649][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[_T_1649][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[_T_1649][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[_T_1649][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[_T_1649][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        e[_T_1649].rports <= UInt<1>("h00") @[sequencer-master.scala 230:21]
        e[_T_1649].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[_T_1649].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1651 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 650:39]
      when io.op.bits.active.vldx : @[sequencer-master.scala 651:39]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vgu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[tail].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs2.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs1 <- io.op.bits.base.vs2 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs1.id <= io.op.bits.reg.vs2.id @[sequencer-master.scala 330:47]
          node _T_2277 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_2278 = and(_T_2277, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
          when _T_2278 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss1 <= io.op.bits.sreg.ss2 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_535[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        e[tail].rports <= _T_1631 @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        v[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[_T_1645].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[_T_1645].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[_T_1645].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[_T_1645].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[_T_1645].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[_T_1645].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[_T_1645].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[_T_1645].active.vcu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[_T_1645].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        e[_T_1645].rports <= UInt<1>("h00") @[sequencer-master.scala 230:21]
        e[_T_1645].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[_T_1645].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        node _T_2279 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_2280 = or(_T_2279, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_2281 = or(_T_2280, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_2281 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2282 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_2283 = or(_T_2282, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_2284 = or(_T_2283, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_2284 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2285 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_2286 = or(_T_2285, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_2287 = or(_T_2286, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_2287 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2288 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_2289 = or(_T_2288, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_2290 = or(_T_2289, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_2290 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2291 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_2292 = or(_T_2291, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_2293 = or(_T_2292, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_2293 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2294 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_2295 = or(_T_2294, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_2296 = or(_T_2295, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_2296 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2297 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_2298 = or(_T_2297, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_2299 = or(_T_2298, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_2299 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2300 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_2301 = or(_T_2300, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_2302 = or(_T_2301, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_2302 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        v[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[_T_1647].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[_T_1647].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[_T_1647].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[_T_1647].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[_T_1647].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[_T_1647].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[_T_1647].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[_T_1647].active.vlu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[_T_1647].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        node _T_2303 = eq(io.op.bits.base.vd.valid, UInt<1>("h00")) @[sequencer-master.scala 361:16]
        node _T_2304 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
        node _T_2305 = and(_T_2304, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
        node _T_2306 = eq(_T_2305, UInt<1>("h00")) @[sequencer-master.scala 361:45]
        node _T_2307 = or(_T_2303, _T_2306) @[sequencer-master.scala 361:42]
        node _T_2308 = bits(reset, 0, 0) @[sequencer-master.scala 361:15]
        node _T_2309 = or(_T_2307, _T_2308) @[sequencer-master.scala 361:15]
        node _T_2310 = eq(_T_2309, UInt<1>("h00")) @[sequencer-master.scala 361:15]
        when _T_2310 : @[sequencer-master.scala 361:15]
          printf(clock, UInt<1>(1), "Assertion failed: iwindow.set.vd: vd should always be vector\n    at sequencer-master.scala:361 assert(!io.op.bits.base.vd.valid || !io.op.bits.base.vd.is_scalar(), \"iwindow.set.vd: vd should always be vector\")\n") @[sequencer-master.scala 361:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 361:15]
          skip @[sequencer-master.scala 361:15]
        when io.op.bits.base.vd.valid : @[sequencer-master.scala 362:41]
          e[_T_1647].base.vd <- io.op.bits.base.vd @[sequencer-master.scala 363:24]
          io.master.update.reg[_T_1647].vd.id <= io.op.bits.reg.vd.id @[sequencer-master.scala 364:41]
          skip @[sequencer-master.scala 362:41]
        node _T_2311 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_2312 = or(_T_2311, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_2313 = or(_T_2312, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_2313 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2314 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_2315 = or(_T_2314, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_2316 = or(_T_2315, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_2316 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2317 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_2318 = or(_T_2317, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_2319 = or(_T_2318, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_2319 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2320 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_2321 = or(_T_2320, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_2322 = or(_T_2321, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_2322 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2323 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_2324 = or(_T_2323, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_2325 = or(_T_2324, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_2325 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2326 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_2327 = or(_T_2326, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_2328 = or(_T_2327, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_2328 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2329 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_2330 = or(_T_2329, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_2331 = or(_T_2330, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_2331 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2332 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_2333 = or(_T_2332, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_2334 = or(_T_2333, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_2334 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        e[_T_1647].rports <= UInt<1>("h00") @[sequencer-master.scala 230:21]
        e[_T_1647].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[_T_1647].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1649 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 651:39]
      when io.op.bits.active.vstx : @[sequencer-master.scala 652:39]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vgu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[tail].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when io.op.bits.base.vs2.valid : @[sequencer-master.scala 328:47]
          e[tail].base.vs1 <- io.op.bits.base.vs2 @[sequencer-master.scala 329:29]
          io.master.update.reg[tail].vs1.id <= io.op.bits.reg.vs2.id @[sequencer-master.scala 330:47]
          node _T_2335 = eq(io.op.bits.base.vs2.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
          node _T_2336 = and(_T_2335, io.op.bits.base.vs2.scalar) @[types-vxu.scala 119:37]
          when _T_2336 : @[sequencer-master.scala 331:55]
            e[tail].sreg.ss1 <= io.op.bits.sreg.ss2 @[sequencer-master.scala 332:31]
            skip @[sequencer-master.scala 331:55]
          skip @[sequencer-master.scala 328:47]
        when _T_535[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_535[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        e[tail].rports <= _T_1631 @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        v[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[_T_1645].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[_T_1645].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[_T_1645].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[_T_1645].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[_T_1645].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[_T_1645].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[_T_1645].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[_T_1645].active.vcu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[_T_1645].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        e[_T_1645].rports <= UInt<1>("h00") @[sequencer-master.scala 230:21]
        e[_T_1645].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[_T_1645].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        v[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[_T_1647].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[_T_1647].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[_T_1647].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[_T_1647].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[_T_1647].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[_T_1647].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[_T_1647].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[_T_1647].active.vsu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[_T_1647].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[_T_1647].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[_T_1647].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        node _T_2337 = eq(io.op.bits.base.vd.valid, UInt<1>("h00")) @[sequencer-master.scala 353:16]
        node _T_2338 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
        node _T_2339 = and(_T_2338, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
        node _T_2340 = eq(_T_2339, UInt<1>("h00")) @[sequencer-master.scala 353:45]
        node _T_2341 = or(_T_2337, _T_2340) @[sequencer-master.scala 353:42]
        node _T_2342 = bits(reset, 0, 0) @[sequencer-master.scala 353:15]
        node _T_2343 = or(_T_2341, _T_2342) @[sequencer-master.scala 353:15]
        node _T_2344 = eq(_T_2343, UInt<1>("h00")) @[sequencer-master.scala 353:15]
        when _T_2344 : @[sequencer-master.scala 353:15]
          printf(clock, UInt<1>(1), "Assertion failed: iwindow.set.vd_as_vs1: vd should always be vector\n    at sequencer-master.scala:353 assert(!io.op.bits.base.vd.valid || !io.op.bits.base.vd.is_scalar(), \"iwindow.set.vd_as_vs1: vd should always be vector\")\n") @[sequencer-master.scala 353:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 353:15]
          skip @[sequencer-master.scala 353:15]
        when io.op.bits.base.vd.valid : @[sequencer-master.scala 354:41]
          e[_T_1647].base.vs1 <- io.op.bits.base.vd @[sequencer-master.scala 355:25]
          io.master.update.reg[_T_1647].vs1.id <= io.op.bits.reg.vd.id @[sequencer-master.scala 356:42]
          skip @[sequencer-master.scala 354:41]
        when _T_1597[0] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[1] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[2] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[3] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[4] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[5] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[6] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[7] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        e[_T_1647].rports <= _T_1639 @[sequencer-master.scala 230:21]
        e[_T_1647].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[_T_1647].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        _T_2[_T_1647][_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1649 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 652:39]
      when io.op.bits.active.vld : @[sequencer-master.scala 653:38]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vpu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[tail].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        e[tail].rports <= UInt<1>("h00") @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        v[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[_T_1645].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[_T_1645].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[_T_1645].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[_T_1645].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[_T_1645].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[_T_1645].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[_T_1645].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[_T_1645].active.vcu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[_T_1645].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        e[_T_1645].rports <= UInt<1>("h00") @[sequencer-master.scala 230:21]
        e[_T_1645].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[_T_1645].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        node _T_2345 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_2346 = or(_T_2345, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_2347 = or(_T_2346, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_2347 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2348 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_2349 = or(_T_2348, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_2350 = or(_T_2349, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_2350 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2351 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_2352 = or(_T_2351, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_2353 = or(_T_2352, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_2353 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2354 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_2355 = or(_T_2354, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_2356 = or(_T_2355, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_2356 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2357 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_2358 = or(_T_2357, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_2359 = or(_T_2358, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_2359 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2360 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_2361 = or(_T_2360, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_2362 = or(_T_2361, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_2362 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2363 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_2364 = or(_T_2363, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_2365 = or(_T_2364, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_2365 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2366 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_2367 = or(_T_2366, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_2368 = or(_T_2367, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_2368 : @[sequencer-master.scala 161:86]
          _T_3[_T_1645][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[_T_1645][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        v[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[_T_1647].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[_T_1647].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[_T_1647].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[_T_1647].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[_T_1647].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[_T_1647].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[_T_1647].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[_T_1647].active.vlu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[_T_1647].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        node _T_2369 = eq(io.op.bits.base.vd.valid, UInt<1>("h00")) @[sequencer-master.scala 361:16]
        node _T_2370 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
        node _T_2371 = and(_T_2370, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
        node _T_2372 = eq(_T_2371, UInt<1>("h00")) @[sequencer-master.scala 361:45]
        node _T_2373 = or(_T_2369, _T_2372) @[sequencer-master.scala 361:42]
        node _T_2374 = bits(reset, 0, 0) @[sequencer-master.scala 361:15]
        node _T_2375 = or(_T_2373, _T_2374) @[sequencer-master.scala 361:15]
        node _T_2376 = eq(_T_2375, UInt<1>("h00")) @[sequencer-master.scala 361:15]
        when _T_2376 : @[sequencer-master.scala 361:15]
          printf(clock, UInt<1>(1), "Assertion failed: iwindow.set.vd: vd should always be vector\n    at sequencer-master.scala:361 assert(!io.op.bits.base.vd.valid || !io.op.bits.base.vd.is_scalar(), \"iwindow.set.vd: vd should always be vector\")\n") @[sequencer-master.scala 361:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 361:15]
          skip @[sequencer-master.scala 361:15]
        when io.op.bits.base.vd.valid : @[sequencer-master.scala 362:41]
          e[_T_1647].base.vd <- io.op.bits.base.vd @[sequencer-master.scala 363:24]
          io.master.update.reg[_T_1647].vd.id <= io.op.bits.reg.vd.id @[sequencer-master.scala 364:41]
          skip @[sequencer-master.scala 362:41]
        node _T_2377 = or(_T_889[0], _T_1066[0]) @[sequencer-master.scala 161:31]
        node _T_2378 = or(_T_2377, _T_1243[0]) @[sequencer-master.scala 161:49]
        node _T_2379 = or(_T_2378, _T_1420[0]) @[sequencer-master.scala 161:67]
        when _T_2379 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2380 = or(_T_889[1], _T_1066[1]) @[sequencer-master.scala 161:31]
        node _T_2381 = or(_T_2380, _T_1243[1]) @[sequencer-master.scala 161:49]
        node _T_2382 = or(_T_2381, _T_1420[1]) @[sequencer-master.scala 161:67]
        when _T_2382 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2383 = or(_T_889[2], _T_1066[2]) @[sequencer-master.scala 161:31]
        node _T_2384 = or(_T_2383, _T_1243[2]) @[sequencer-master.scala 161:49]
        node _T_2385 = or(_T_2384, _T_1420[2]) @[sequencer-master.scala 161:67]
        when _T_2385 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2386 = or(_T_889[3], _T_1066[3]) @[sequencer-master.scala 161:31]
        node _T_2387 = or(_T_2386, _T_1243[3]) @[sequencer-master.scala 161:49]
        node _T_2388 = or(_T_2387, _T_1420[3]) @[sequencer-master.scala 161:67]
        when _T_2388 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2389 = or(_T_889[4], _T_1066[4]) @[sequencer-master.scala 161:31]
        node _T_2390 = or(_T_2389, _T_1243[4]) @[sequencer-master.scala 161:49]
        node _T_2391 = or(_T_2390, _T_1420[4]) @[sequencer-master.scala 161:67]
        when _T_2391 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2392 = or(_T_889[5], _T_1066[5]) @[sequencer-master.scala 161:31]
        node _T_2393 = or(_T_2392, _T_1243[5]) @[sequencer-master.scala 161:49]
        node _T_2394 = or(_T_2393, _T_1420[5]) @[sequencer-master.scala 161:67]
        when _T_2394 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2395 = or(_T_889[6], _T_1066[6]) @[sequencer-master.scala 161:31]
        node _T_2396 = or(_T_2395, _T_1243[6]) @[sequencer-master.scala 161:49]
        node _T_2397 = or(_T_2396, _T_1420[6]) @[sequencer-master.scala 161:67]
        when _T_2397 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        node _T_2398 = or(_T_889[7], _T_1066[7]) @[sequencer-master.scala 161:31]
        node _T_2399 = or(_T_2398, _T_1243[7]) @[sequencer-master.scala 161:49]
        node _T_2400 = or(_T_2399, _T_1420[7]) @[sequencer-master.scala 161:67]
        when _T_2400 : @[sequencer-master.scala 161:86]
          _T_3[_T_1647][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 132:52]
          skip @[sequencer-master.scala 161:86]
        when _T_1597[0] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[1] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[2] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[3] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[4] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[5] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[6] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        when _T_1597[7] : @[sequencer-master.scala 168:32]
          _T_4[_T_1647][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 133:52]
          skip @[sequencer-master.scala 168:32]
        e[_T_1647].rports <= UInt<1>("h00") @[sequencer-master.scala 230:21]
        e[_T_1647].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[_T_1647].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1649 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 653:38]
      when io.op.bits.active.vst : @[sequencer-master.scala 654:38]
        v[tail] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[tail].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[tail].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[tail].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[tail].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[tail].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[tail].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[tail] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[tail][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[tail].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[tail] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[tail].active.vpu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[tail].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[tail].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[tail].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[tail][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        e[tail].rports <= UInt<1>("h00") @[sequencer-master.scala 230:21]
        e[tail].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[tail].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        v[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[_T_1645].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[_T_1645].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[_T_1645].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[_T_1645].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[_T_1645].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[_T_1645].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1645][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[_T_1645].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[_T_1645].active.vcu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[_T_1645].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        e[_T_1645].rports <= UInt<1>("h00") @[sequencer-master.scala 230:21]
        e[_T_1645].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[_T_1645].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        v[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 267:35]
        e[_T_1647].rate <= UInt<1>("h00") @[sequencer-master.scala 271:19]
        e[_T_1647].base.vp.valid <= UInt<1>("h00") @[sequencer-master.scala 272:28]
        e[_T_1647].base.vs1.valid <= UInt<1>("h00") @[sequencer-master.scala 273:29]
        e[_T_1647].base.vs2.valid <= UInt<1>("h00") @[sequencer-master.scala 274:29]
        e[_T_1647].base.vs3.valid <= UInt<1>("h00") @[sequencer-master.scala 275:29]
        e[_T_1647].base.vd.valid <= UInt<1>("h00") @[sequencer-master.scala 276:28]
        _T_1[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
        _T_2[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        _T_2[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
        _T_3[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
        _T_4[_T_1647][UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
        e[_T_1647].last <= UInt<1>("h00") @[sequencer-master.scala 283:19]
        io.master.update.valid[_T_1647] <= UInt<1>("h01") @[sequencer-master.scala 284:35]
        e[_T_1647].active.vsu <= UInt<1>("h01") @[sequencer-master.scala 288:26]
        e[_T_1647].fn.union <= io.op.bits.fn.union @[sequencer-master.scala 289:23]
        when io.op.bits.base.vp.valid : @[sequencer-master.scala 320:41]
          e[_T_1647].base.vp <- io.op.bits.base.vp @[sequencer-master.scala 321:24]
          io.master.update.reg[_T_1647].vp.id <= io.op.bits.reg.vp.id @[sequencer-master.scala 322:41]
          skip @[sequencer-master.scala 320:41]
        when _T_181[0] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[1] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[2] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[3] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[4] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[5] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[6] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_181[7] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        node _T_2401 = eq(io.op.bits.base.vd.valid, UInt<1>("h00")) @[sequencer-master.scala 353:16]
        node _T_2402 = eq(io.op.bits.base.vd.pred, UInt<1>("h00")) @[types-vxu.scala 119:31]
        node _T_2403 = and(_T_2402, io.op.bits.base.vd.scalar) @[types-vxu.scala 119:37]
        node _T_2404 = eq(_T_2403, UInt<1>("h00")) @[sequencer-master.scala 353:45]
        node _T_2405 = or(_T_2401, _T_2404) @[sequencer-master.scala 353:42]
        node _T_2406 = bits(reset, 0, 0) @[sequencer-master.scala 353:15]
        node _T_2407 = or(_T_2405, _T_2406) @[sequencer-master.scala 353:15]
        node _T_2408 = eq(_T_2407, UInt<1>("h00")) @[sequencer-master.scala 353:15]
        when _T_2408 : @[sequencer-master.scala 353:15]
          printf(clock, UInt<1>(1), "Assertion failed: iwindow.set.vd_as_vs1: vd should always be vector\n    at sequencer-master.scala:353 assert(!io.op.bits.base.vd.valid || !io.op.bits.base.vd.is_scalar(), \"iwindow.set.vd_as_vs1: vd should always be vector\")\n") @[sequencer-master.scala 353:15]
          stop(clock, UInt<1>(1), 1) @[sequencer-master.scala 353:15]
          skip @[sequencer-master.scala 353:15]
        when io.op.bits.base.vd.valid : @[sequencer-master.scala 354:41]
          e[_T_1647].base.vs1 <- io.op.bits.base.vd @[sequencer-master.scala 355:25]
          io.master.update.reg[_T_1647].vs1.id <= io.op.bits.reg.vd.id @[sequencer-master.scala 356:42]
          skip @[sequencer-master.scala 354:41]
        when _T_1597[0] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[1] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[2] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[3] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[4] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[5] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[6] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        when _T_1597[7] : @[sequencer-master.scala 154:24]
          _T_2[_T_1647][UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
          skip @[sequencer-master.scala 154:24]
        e[_T_1647].rports <= _T_1639 @[sequencer-master.scala 230:21]
        e[_T_1647].wport.sram <= UInt<1>("h00") @[sequencer-master.scala 231:25]
        e[_T_1647].wport.pred <= UInt<1>("h00") @[sequencer-master.scala 232:25]
        _T_2[_T_1647][_T_1645] <= UInt<1>("h01") @[sequencer-master.scala 131:52]
        _T_1641 <= UInt<1>("h01") @[sequencer-master.scala 265:41]
        _T_1643 <= _T_1649 @[sequencer-master.scala 265:66]
        skip @[sequencer-master.scala 654:38]
      skip @[sequencer-master.scala 639:27]
    node _T_2409 = eq(maybe_full, UInt<1>("h00")) @[sequencer-master.scala 389:15]
    node _T_2410 = eq(head, tail) @[sequencer-master.scala 389:36]
    node _T_2411 = and(_T_2409, _T_2410) @[sequencer-master.scala 389:27]
    node _T_2412 = sub(head, tail) @[sequencer-master.scala 389:52]
    node _T_2413 = tail(_T_2412, 1) @[sequencer-master.scala 389:52]
    node _T_2414 = cat(_T_2411, _T_2413) @[Cat.scala 30:58]
    io.debug.empty <= _T_2414 @[sequencer-master.scala 394:22]
    node _T_2415 = geq(_T_2414, UInt<1>("h01")) @[sequencer-master.scala 397:14]
    node _T_2416 = or(io.op.bits.active.vint, io.op.bits.active.vipred) @[sequencer-master.scala 397:37]
    node _T_2417 = or(_T_2416, io.op.bits.active.vimul) @[sequencer-master.scala 397:49]
    node _T_2418 = or(_T_2417, io.op.bits.active.vfma) @[sequencer-master.scala 397:60]
    node _T_2419 = or(_T_2418, io.op.bits.active.vfcmp) @[sequencer-master.scala 397:70]
    node _T_2420 = or(_T_2419, io.op.bits.active.vfconv) @[sequencer-master.scala 397:81]
    node _T_2421 = or(_T_2420, io.op.bits.active.vrpred) @[sequencer-master.scala 397:93]
    node _T_2422 = or(_T_2421, io.op.bits.active.vrfirst) @[sequencer-master.scala 397:105]
    node _T_2423 = and(_T_2415, _T_2422) @[sequencer-master.scala 397:26]
    node _T_2424 = geq(_T_2414, UInt<2>("h02")) @[sequencer-master.scala 398:14]
    node _T_2425 = or(io.op.bits.active.vidiv, io.op.bits.active.vfdiv) @[sequencer-master.scala 398:38]
    node _T_2426 = and(_T_2424, _T_2425) @[sequencer-master.scala 398:26]
    node _T_2427 = or(_T_2423, _T_2426) @[sequencer-master.scala 397:119]
    node _T_2428 = geq(_T_2414, UInt<2>("h03")) @[sequencer-master.scala 399:14]
    node _T_2429 = or(io.op.bits.active.vld, io.op.bits.active.vst) @[sequencer-master.scala 399:36]
    node _T_2430 = or(_T_2429, io.op.bits.active.vldx) @[sequencer-master.scala 399:45]
    node _T_2431 = or(_T_2430, io.op.bits.active.vstx) @[sequencer-master.scala 399:55]
    node _T_2432 = and(_T_2428, _T_2431) @[sequencer-master.scala 399:26]
    node _T_2433 = or(_T_2427, _T_2432) @[sequencer-master.scala 398:50]
    node _T_2434 = geq(_T_2414, UInt<3>("h04")) @[sequencer-master.scala 400:14]
    node _T_2435 = and(_T_2434, io.op.bits.active.vamo) @[sequencer-master.scala 400:26]
    node _T_2436 = or(_T_2433, _T_2435) @[sequencer-master.scala 399:66]
    io.op.ready <= _T_2436 @[sequencer-master.scala 416:19]
    when _T_1641 : @[sequencer-master.scala 418:26]
      tail <= _T_1643 @[sequencer-master.scala 419:14]
      maybe_full <= UInt<1>("h01") @[sequencer-master.scala 420:20]
      skip @[sequencer-master.scala 418:26]
    when _T_1640 : @[sequencer-master.scala 422:26]
      head <= _T_1642 @[sequencer-master.scala 423:14]
      maybe_full <= UInt<1>("h00") @[sequencer-master.scala 424:20]
      skip @[sequencer-master.scala 422:26]
    node _T_2437 = add(tail, UInt<3>("h07")) @[util.scala 94:11]
    node _T_2438 = tail(_T_2437, 1) @[util.scala 94:11]
    node _T_2439 = add(head, UInt<1>("h01")) @[util.scala 94:11]
    node _T_2440 = tail(_T_2439, 1) @[util.scala 94:11]
    wire _T_2441 : UInt<1> @[sequencer-master.scala 430:25]
    _T_2441 is invalid @[sequencer-master.scala 430:25]
    _T_2441 <= UInt<1>("h00") @[sequencer-master.scala 432:15]
    when io.vf.stop : @[sequencer-master.scala 433:25]
      e[_T_2438].last <= UInt<1>("h01") @[sequencer-master.scala 293:19]
      node _T_2442 = eq(io.pending.all, UInt<1>("h00")) @[sequencer-master.scala 435:20]
      _T_2441 <= _T_2442 @[sequencer-master.scala 435:17]
      skip @[sequencer-master.scala 433:25]
    node _T_2443 = and(v[head], io.master.clear[head]) @[sequencer-master.scala 438:21]
    when _T_2443 : @[sequencer-master.scala 438:47]
      v[head] <= UInt<1>("h00") @[sequencer-master.scala 372:35]
      wire _T_2444 : {viu : UInt<1>, vipu : UInt<1>, vimu : UInt<1>, vidu : UInt<1>, vfmu : UInt<1>, vfdu : UInt<1>, vfcu : UInt<1>, vfvu : UInt<1>, vrpu : UInt<1>, vrfu : UInt<1>, vpu : UInt<1>, vgu : UInt<1>, vcu : UInt<1>, vlu : UInt<1>, vsu : UInt<1>, vqu : UInt<1>} @[sequencer-master.scala 373:76]
      _T_2444 is invalid @[sequencer-master.scala 373:76]
      wire _T_2445 : UInt<16>
      _T_2445 is invalid
      _T_2445 <= UInt<1>("h00")
      node _T_2446 = bits(_T_2445, 0, 0) @[sequencer-master.scala 373:76]
      _T_2444.vqu <= _T_2446 @[sequencer-master.scala 373:76]
      node _T_2447 = bits(_T_2445, 1, 1) @[sequencer-master.scala 373:76]
      _T_2444.vsu <= _T_2447 @[sequencer-master.scala 373:76]
      node _T_2448 = bits(_T_2445, 2, 2) @[sequencer-master.scala 373:76]
      _T_2444.vlu <= _T_2448 @[sequencer-master.scala 373:76]
      node _T_2449 = bits(_T_2445, 3, 3) @[sequencer-master.scala 373:76]
      _T_2444.vcu <= _T_2449 @[sequencer-master.scala 373:76]
      node _T_2450 = bits(_T_2445, 4, 4) @[sequencer-master.scala 373:76]
      _T_2444.vgu <= _T_2450 @[sequencer-master.scala 373:76]
      node _T_2451 = bits(_T_2445, 5, 5) @[sequencer-master.scala 373:76]
      _T_2444.vpu <= _T_2451 @[sequencer-master.scala 373:76]
      node _T_2452 = bits(_T_2445, 6, 6) @[sequencer-master.scala 373:76]
      _T_2444.vrfu <= _T_2452 @[sequencer-master.scala 373:76]
      node _T_2453 = bits(_T_2445, 7, 7) @[sequencer-master.scala 373:76]
      _T_2444.vrpu <= _T_2453 @[sequencer-master.scala 373:76]
      node _T_2454 = bits(_T_2445, 8, 8) @[sequencer-master.scala 373:76]
      _T_2444.vfvu <= _T_2454 @[sequencer-master.scala 373:76]
      node _T_2455 = bits(_T_2445, 9, 9) @[sequencer-master.scala 373:76]
      _T_2444.vfcu <= _T_2455 @[sequencer-master.scala 373:76]
      node _T_2456 = bits(_T_2445, 10, 10) @[sequencer-master.scala 373:76]
      _T_2444.vfdu <= _T_2456 @[sequencer-master.scala 373:76]
      node _T_2457 = bits(_T_2445, 11, 11) @[sequencer-master.scala 373:76]
      _T_2444.vfmu <= _T_2457 @[sequencer-master.scala 373:76]
      node _T_2458 = bits(_T_2445, 12, 12) @[sequencer-master.scala 373:76]
      _T_2444.vidu <= _T_2458 @[sequencer-master.scala 373:76]
      node _T_2459 = bits(_T_2445, 13, 13) @[sequencer-master.scala 373:76]
      _T_2444.vimu <= _T_2459 @[sequencer-master.scala 373:76]
      node _T_2460 = bits(_T_2445, 14, 14) @[sequencer-master.scala 373:76]
      _T_2444.vipu <= _T_2460 @[sequencer-master.scala 373:76]
      node _T_2461 = bits(_T_2445, 15, 15) @[sequencer-master.scala 373:76]
      _T_2444.viu <= _T_2461 @[sequencer-master.scala 373:76]
      e[head].active <- _T_2444 @[sequencer-master.scala 373:43]
      _T_1[UInt<1>("h00")] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
      _T_2[UInt<1>("h00")][head] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
      _T_3[UInt<1>("h00")][head] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
      _T_4[UInt<1>("h00")][head] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
      _T_1[UInt<1>("h01")] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
      _T_2[UInt<1>("h01")][head] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
      _T_3[UInt<1>("h01")][head] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
      _T_4[UInt<1>("h01")][head] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
      _T_1[UInt<2>("h02")] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
      _T_2[UInt<2>("h02")][head] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
      _T_3[UInt<2>("h02")][head] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
      _T_4[UInt<2>("h02")][head] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
      _T_1[UInt<2>("h03")] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
      _T_2[UInt<2>("h03")][head] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
      _T_3[UInt<2>("h03")][head] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
      _T_4[UInt<2>("h03")][head] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
      _T_1[UInt<3>("h04")] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
      _T_2[UInt<3>("h04")][head] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
      _T_3[UInt<3>("h04")][head] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
      _T_4[UInt<3>("h04")][head] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
      _T_1[UInt<3>("h05")] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
      _T_2[UInt<3>("h05")][head] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
      _T_3[UInt<3>("h05")][head] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
      _T_4[UInt<3>("h05")][head] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
      _T_1[UInt<3>("h06")] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
      _T_2[UInt<3>("h06")][head] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
      _T_3[UInt<3>("h06")][head] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
      _T_4[UInt<3>("h06")][head] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
      _T_1[UInt<3>("h07")] <= UInt<1>("h01") @[sequencer-master.scala 188:42]
      _T_2[UInt<3>("h07")][head] <= UInt<1>("h00") @[sequencer-master.scala 183:52]
      _T_3[UInt<3>("h07")][head] <= UInt<1>("h00") @[sequencer-master.scala 184:52]
      _T_4[UInt<3>("h07")][head] <= UInt<1>("h00") @[sequencer-master.scala 185:52]
      _T_1640 <= UInt<1>("h01") @[sequencer-master.scala 264:41]
      _T_1642 <= _T_2440 @[sequencer-master.scala 264:66]
      node _T_2462 = eq(_T_2440, tail) @[sequencer-master.scala 441:58]
      node _T_2463 = and(io.vf.stop, _T_2462) @[sequencer-master.scala 441:47]
      node _T_2464 = or(e[head].last, _T_2463) @[sequencer-master.scala 441:33]
      _T_2441 <= _T_2464 @[sequencer-master.scala 441:17]
      skip @[sequencer-master.scala 438:47]
    reg _T_2465 : UInt<1>, clock @[sequencer-master.scala 444:24]
    _T_2465 <= _T_2441 @[sequencer-master.scala 444:24]
    io.vf.last <= _T_2465 @[sequencer-master.scala 444:18]
    node _T_2466 = and(v[0], e[0].active.vcu) @[sequencer-master.scala 446:59]
    node _T_2467 = and(v[1], e[1].active.vcu) @[sequencer-master.scala 446:59]
    node _T_2468 = and(v[2], e[2].active.vcu) @[sequencer-master.scala 446:59]
    node _T_2469 = and(v[3], e[3].active.vcu) @[sequencer-master.scala 446:59]
    node _T_2470 = and(v[4], e[4].active.vcu) @[sequencer-master.scala 446:59]
    node _T_2471 = and(v[5], e[5].active.vcu) @[sequencer-master.scala 446:59]
    node _T_2472 = and(v[6], e[6].active.vcu) @[sequencer-master.scala 446:59]
    node _T_2473 = and(v[7], e[7].active.vcu) @[sequencer-master.scala 446:59]
    node _T_2474 = or(_T_2466, _T_2467) @[sequencer-master.scala 447:39]
    node _T_2475 = or(_T_2474, _T_2468) @[sequencer-master.scala 447:39]
    node _T_2476 = or(_T_2475, _T_2469) @[sequencer-master.scala 447:39]
    node _T_2477 = or(_T_2476, _T_2470) @[sequencer-master.scala 447:39]
    node _T_2478 = or(_T_2477, _T_2471) @[sequencer-master.scala 447:39]
    node _T_2479 = or(_T_2478, _T_2472) @[sequencer-master.scala 447:39]
    node _T_2480 = or(_T_2479, _T_2473) @[sequencer-master.scala 447:39]
    io.pending.mem <= _T_2480 @[sequencer-master.scala 447:22]
    node _T_2481 = or(v[0], v[1]) @[sequencer-master.scala 448:36]
    node _T_2482 = or(_T_2481, v[2]) @[sequencer-master.scala 448:36]
    node _T_2483 = or(_T_2482, v[3]) @[sequencer-master.scala 448:36]
    node _T_2484 = or(_T_2483, v[4]) @[sequencer-master.scala 448:36]
    node _T_2485 = or(_T_2484, v[5]) @[sequencer-master.scala 448:36]
    node _T_2486 = or(_T_2485, v[6]) @[sequencer-master.scala 448:36]
    node _T_2487 = or(_T_2486, v[7]) @[sequencer-master.scala 448:36]
    io.pending.all <= _T_2487 @[sequencer-master.scala 448:22]
    node _T_2488 = or(e[0].active.vgu, e[0].active.vcu) @[sequencer-master.scala 452:25]
    node _T_2489 = or(_T_2488, e[0].active.vlu) @[sequencer-master.scala 452:41]
    node _T_2490 = or(_T_2489, e[0].active.vsu) @[sequencer-master.scala 452:57]
    node _T_2491 = and(v[0], _T_2490) @[sequencer-master.scala 451:34]
    node _T_2492 = or(e[1].active.vgu, e[1].active.vcu) @[sequencer-master.scala 452:25]
    node _T_2493 = or(_T_2492, e[1].active.vlu) @[sequencer-master.scala 452:41]
    node _T_2494 = or(_T_2493, e[1].active.vsu) @[sequencer-master.scala 452:57]
    node _T_2495 = and(v[1], _T_2494) @[sequencer-master.scala 451:34]
    node _T_2496 = or(e[2].active.vgu, e[2].active.vcu) @[sequencer-master.scala 452:25]
    node _T_2497 = or(_T_2496, e[2].active.vlu) @[sequencer-master.scala 452:41]
    node _T_2498 = or(_T_2497, e[2].active.vsu) @[sequencer-master.scala 452:57]
    node _T_2499 = and(v[2], _T_2498) @[sequencer-master.scala 451:34]
    node _T_2500 = or(e[3].active.vgu, e[3].active.vcu) @[sequencer-master.scala 452:25]
    node _T_2501 = or(_T_2500, e[3].active.vlu) @[sequencer-master.scala 452:41]
    node _T_2502 = or(_T_2501, e[3].active.vsu) @[sequencer-master.scala 452:57]
    node _T_2503 = and(v[3], _T_2502) @[sequencer-master.scala 451:34]
    node _T_2504 = or(e[4].active.vgu, e[4].active.vcu) @[sequencer-master.scala 452:25]
    node _T_2505 = or(_T_2504, e[4].active.vlu) @[sequencer-master.scala 452:41]
    node _T_2506 = or(_T_2505, e[4].active.vsu) @[sequencer-master.scala 452:57]
    node _T_2507 = and(v[4], _T_2506) @[sequencer-master.scala 451:34]
    node _T_2508 = or(e[5].active.vgu, e[5].active.vcu) @[sequencer-master.scala 452:25]
    node _T_2509 = or(_T_2508, e[5].active.vlu) @[sequencer-master.scala 452:41]
    node _T_2510 = or(_T_2509, e[5].active.vsu) @[sequencer-master.scala 452:57]
    node _T_2511 = and(v[5], _T_2510) @[sequencer-master.scala 451:34]
    node _T_2512 = or(e[6].active.vgu, e[6].active.vcu) @[sequencer-master.scala 452:25]
    node _T_2513 = or(_T_2512, e[6].active.vlu) @[sequencer-master.scala 452:41]
    node _T_2514 = or(_T_2513, e[6].active.vsu) @[sequencer-master.scala 452:57]
    node _T_2515 = and(v[6], _T_2514) @[sequencer-master.scala 451:34]
    node _T_2516 = or(e[7].active.vgu, e[7].active.vcu) @[sequencer-master.scala 452:25]
    node _T_2517 = or(_T_2516, e[7].active.vlu) @[sequencer-master.scala 452:41]
    node _T_2518 = or(_T_2517, e[7].active.vsu) @[sequencer-master.scala 452:57]
    node _T_2519 = and(v[7], _T_2518) @[sequencer-master.scala 451:34]
    node _T_2520 = add(_T_2491, _T_2495) @[Bitwise.scala 48:55]
    node _T_2521 = add(_T_2499, _T_2503) @[Bitwise.scala 48:55]
    node _T_2522 = add(_T_2520, _T_2521) @[Bitwise.scala 48:55]
    node _T_2523 = add(_T_2507, _T_2511) @[Bitwise.scala 48:55]
    node _T_2524 = add(_T_2515, _T_2519) @[Bitwise.scala 48:55]
    node _T_2525 = add(_T_2523, _T_2524) @[Bitwise.scala 48:55]
    node _T_2526 = add(_T_2522, _T_2525) @[Bitwise.scala 48:55]
    io.counters.memoryUOps <= _T_2526 @[sequencer-master.scala 450:30]
    node _T_2527 = or(e[0].active.viu, e[0].active.vimu) @[sequencer-master.scala 456:25]
    node _T_2528 = or(_T_2527, e[0].active.vidu) @[sequencer-master.scala 456:42]
    node _T_2529 = or(_T_2528, e[0].active.vfmu) @[sequencer-master.scala 456:59]
    node _T_2530 = or(_T_2529, e[0].active.vfdu) @[sequencer-master.scala 457:25]
    node _T_2531 = or(_T_2530, e[0].active.vfcu) @[sequencer-master.scala 457:42]
    node _T_2532 = or(_T_2531, e[0].active.vfvu) @[sequencer-master.scala 457:59]
    node _T_2533 = or(_T_2532, e[0].active.vqu) @[sequencer-master.scala 457:76]
    node _T_2534 = and(v[0], _T_2533) @[sequencer-master.scala 455:34]
    node _T_2535 = or(e[1].active.viu, e[1].active.vimu) @[sequencer-master.scala 456:25]
    node _T_2536 = or(_T_2535, e[1].active.vidu) @[sequencer-master.scala 456:42]
    node _T_2537 = or(_T_2536, e[1].active.vfmu) @[sequencer-master.scala 456:59]
    node _T_2538 = or(_T_2537, e[1].active.vfdu) @[sequencer-master.scala 457:25]
    node _T_2539 = or(_T_2538, e[1].active.vfcu) @[sequencer-master.scala 457:42]
    node _T_2540 = or(_T_2539, e[1].active.vfvu) @[sequencer-master.scala 457:59]
    node _T_2541 = or(_T_2540, e[1].active.vqu) @[sequencer-master.scala 457:76]
    node _T_2542 = and(v[1], _T_2541) @[sequencer-master.scala 455:34]
    node _T_2543 = or(e[2].active.viu, e[2].active.vimu) @[sequencer-master.scala 456:25]
    node _T_2544 = or(_T_2543, e[2].active.vidu) @[sequencer-master.scala 456:42]
    node _T_2545 = or(_T_2544, e[2].active.vfmu) @[sequencer-master.scala 456:59]
    node _T_2546 = or(_T_2545, e[2].active.vfdu) @[sequencer-master.scala 457:25]
    node _T_2547 = or(_T_2546, e[2].active.vfcu) @[sequencer-master.scala 457:42]
    node _T_2548 = or(_T_2547, e[2].active.vfvu) @[sequencer-master.scala 457:59]
    node _T_2549 = or(_T_2548, e[2].active.vqu) @[sequencer-master.scala 457:76]
    node _T_2550 = and(v[2], _T_2549) @[sequencer-master.scala 455:34]
    node _T_2551 = or(e[3].active.viu, e[3].active.vimu) @[sequencer-master.scala 456:25]
    node _T_2552 = or(_T_2551, e[3].active.vidu) @[sequencer-master.scala 456:42]
    node _T_2553 = or(_T_2552, e[3].active.vfmu) @[sequencer-master.scala 456:59]
    node _T_2554 = or(_T_2553, e[3].active.vfdu) @[sequencer-master.scala 457:25]
    node _T_2555 = or(_T_2554, e[3].active.vfcu) @[sequencer-master.scala 457:42]
    node _T_2556 = or(_T_2555, e[3].active.vfvu) @[sequencer-master.scala 457:59]
    node _T_2557 = or(_T_2556, e[3].active.vqu) @[sequencer-master.scala 457:76]
    node _T_2558 = and(v[3], _T_2557) @[sequencer-master.scala 455:34]
    node _T_2559 = or(e[4].active.viu, e[4].active.vimu) @[sequencer-master.scala 456:25]
    node _T_2560 = or(_T_2559, e[4].active.vidu) @[sequencer-master.scala 456:42]
    node _T_2561 = or(_T_2560, e[4].active.vfmu) @[sequencer-master.scala 456:59]
    node _T_2562 = or(_T_2561, e[4].active.vfdu) @[sequencer-master.scala 457:25]
    node _T_2563 = or(_T_2562, e[4].active.vfcu) @[sequencer-master.scala 457:42]
    node _T_2564 = or(_T_2563, e[4].active.vfvu) @[sequencer-master.scala 457:59]
    node _T_2565 = or(_T_2564, e[4].active.vqu) @[sequencer-master.scala 457:76]
    node _T_2566 = and(v[4], _T_2565) @[sequencer-master.scala 455:34]
    node _T_2567 = or(e[5].active.viu, e[5].active.vimu) @[sequencer-master.scala 456:25]
    node _T_2568 = or(_T_2567, e[5].active.vidu) @[sequencer-master.scala 456:42]
    node _T_2569 = or(_T_2568, e[5].active.vfmu) @[sequencer-master.scala 456:59]
    node _T_2570 = or(_T_2569, e[5].active.vfdu) @[sequencer-master.scala 457:25]
    node _T_2571 = or(_T_2570, e[5].active.vfcu) @[sequencer-master.scala 457:42]
    node _T_2572 = or(_T_2571, e[5].active.vfvu) @[sequencer-master.scala 457:59]
    node _T_2573 = or(_T_2572, e[5].active.vqu) @[sequencer-master.scala 457:76]
    node _T_2574 = and(v[5], _T_2573) @[sequencer-master.scala 455:34]
    node _T_2575 = or(e[6].active.viu, e[6].active.vimu) @[sequencer-master.scala 456:25]
    node _T_2576 = or(_T_2575, e[6].active.vidu) @[sequencer-master.scala 456:42]
    node _T_2577 = or(_T_2576, e[6].active.vfmu) @[sequencer-master.scala 456:59]
    node _T_2578 = or(_T_2577, e[6].active.vfdu) @[sequencer-master.scala 457:25]
    node _T_2579 = or(_T_2578, e[6].active.vfcu) @[sequencer-master.scala 457:42]
    node _T_2580 = or(_T_2579, e[6].active.vfvu) @[sequencer-master.scala 457:59]
    node _T_2581 = or(_T_2580, e[6].active.vqu) @[sequencer-master.scala 457:76]
    node _T_2582 = and(v[6], _T_2581) @[sequencer-master.scala 455:34]
    node _T_2583 = or(e[7].active.viu, e[7].active.vimu) @[sequencer-master.scala 456:25]
    node _T_2584 = or(_T_2583, e[7].active.vidu) @[sequencer-master.scala 456:42]
    node _T_2585 = or(_T_2584, e[7].active.vfmu) @[sequencer-master.scala 456:59]
    node _T_2586 = or(_T_2585, e[7].active.vfdu) @[sequencer-master.scala 457:25]
    node _T_2587 = or(_T_2586, e[7].active.vfcu) @[sequencer-master.scala 457:42]
    node _T_2588 = or(_T_2587, e[7].active.vfvu) @[sequencer-master.scala 457:59]
    node _T_2589 = or(_T_2588, e[7].active.vqu) @[sequencer-master.scala 457:76]
    node _T_2590 = and(v[7], _T_2589) @[sequencer-master.scala 455:34]
    node _T_2591 = add(_T_2534, _T_2542) @[Bitwise.scala 48:55]
    node _T_2592 = add(_T_2550, _T_2558) @[Bitwise.scala 48:55]
    node _T_2593 = add(_T_2591, _T_2592) @[Bitwise.scala 48:55]
    node _T_2594 = add(_T_2566, _T_2574) @[Bitwise.scala 48:55]
    node _T_2595 = add(_T_2582, _T_2590) @[Bitwise.scala 48:55]
    node _T_2596 = add(_T_2594, _T_2595) @[Bitwise.scala 48:55]
    node _T_2597 = add(_T_2593, _T_2596) @[Bitwise.scala 48:55]
    io.counters.arithUOps <= _T_2597 @[sequencer-master.scala 454:29]
    node _T_2598 = or(e[0].active.vpu, e[0].active.vipu) @[sequencer-master.scala 462:25]
    node _T_2599 = and(v[0], _T_2598) @[sequencer-master.scala 461:34]
    node _T_2600 = or(e[1].active.vpu, e[1].active.vipu) @[sequencer-master.scala 462:25]
    node _T_2601 = and(v[1], _T_2600) @[sequencer-master.scala 461:34]
    node _T_2602 = or(e[2].active.vpu, e[2].active.vipu) @[sequencer-master.scala 462:25]
    node _T_2603 = and(v[2], _T_2602) @[sequencer-master.scala 461:34]
    node _T_2604 = or(e[3].active.vpu, e[3].active.vipu) @[sequencer-master.scala 462:25]
    node _T_2605 = and(v[3], _T_2604) @[sequencer-master.scala 461:34]
    node _T_2606 = or(e[4].active.vpu, e[4].active.vipu) @[sequencer-master.scala 462:25]
    node _T_2607 = and(v[4], _T_2606) @[sequencer-master.scala 461:34]
    node _T_2608 = or(e[5].active.vpu, e[5].active.vipu) @[sequencer-master.scala 462:25]
    node _T_2609 = and(v[5], _T_2608) @[sequencer-master.scala 461:34]
    node _T_2610 = or(e[6].active.vpu, e[6].active.vipu) @[sequencer-master.scala 462:25]
    node _T_2611 = and(v[6], _T_2610) @[sequencer-master.scala 461:34]
    node _T_2612 = or(e[7].active.vpu, e[7].active.vipu) @[sequencer-master.scala 462:25]
    node _T_2613 = and(v[7], _T_2612) @[sequencer-master.scala 461:34]
    node _T_2614 = add(_T_2599, _T_2601) @[Bitwise.scala 48:55]
    node _T_2615 = add(_T_2603, _T_2605) @[Bitwise.scala 48:55]
    node _T_2616 = add(_T_2614, _T_2615) @[Bitwise.scala 48:55]
    node _T_2617 = add(_T_2607, _T_2609) @[Bitwise.scala 48:55]
    node _T_2618 = add(_T_2611, _T_2613) @[Bitwise.scala 48:55]
    node _T_2619 = add(_T_2617, _T_2618) @[Bitwise.scala 48:55]
    node _T_2620 = add(_T_2616, _T_2619) @[Bitwise.scala 48:55]
    io.counters.predUOps <= _T_2620 @[sequencer-master.scala 460:28]
    when _T_1[0] : @[sequencer-master.scala 203:31]
      e[0].raw <- _T_2[0] @[sequencer-master.scala 204:20]
      e[0].war <- _T_3[0] @[sequencer-master.scala 205:20]
      e[0].waw <- _T_4[0] @[sequencer-master.scala 206:20]
      skip @[sequencer-master.scala 203:31]
    when _T_1[1] : @[sequencer-master.scala 203:31]
      e[1].raw <- _T_2[1] @[sequencer-master.scala 204:20]
      e[1].war <- _T_3[1] @[sequencer-master.scala 205:20]
      e[1].waw <- _T_4[1] @[sequencer-master.scala 206:20]
      skip @[sequencer-master.scala 203:31]
    when _T_1[2] : @[sequencer-master.scala 203:31]
      e[2].raw <- _T_2[2] @[sequencer-master.scala 204:20]
      e[2].war <- _T_3[2] @[sequencer-master.scala 205:20]
      e[2].waw <- _T_4[2] @[sequencer-master.scala 206:20]
      skip @[sequencer-master.scala 203:31]
    when _T_1[3] : @[sequencer-master.scala 203:31]
      e[3].raw <- _T_2[3] @[sequencer-master.scala 204:20]
      e[3].war <- _T_3[3] @[sequencer-master.scala 205:20]
      e[3].waw <- _T_4[3] @[sequencer-master.scala 206:20]
      skip @[sequencer-master.scala 203:31]
    when _T_1[4] : @[sequencer-master.scala 203:31]
      e[4].raw <- _T_2[4] @[sequencer-master.scala 204:20]
      e[4].war <- _T_3[4] @[sequencer-master.scala 205:20]
      e[4].waw <- _T_4[4] @[sequencer-master.scala 206:20]
      skip @[sequencer-master.scala 203:31]
    when _T_1[5] : @[sequencer-master.scala 203:31]
      e[5].raw <- _T_2[5] @[sequencer-master.scala 204:20]
      e[5].war <- _T_3[5] @[sequencer-master.scala 205:20]
      e[5].waw <- _T_4[5] @[sequencer-master.scala 206:20]
      skip @[sequencer-master.scala 203:31]
    when _T_1[6] : @[sequencer-master.scala 203:31]
      e[6].raw <- _T_2[6] @[sequencer-master.scala 204:20]
      e[6].war <- _T_3[6] @[sequencer-master.scala 205:20]
      e[6].waw <- _T_4[6] @[sequencer-master.scala 206:20]
      skip @[sequencer-master.scala 203:31]
    when _T_1[7] : @[sequencer-master.scala 203:31]
      e[7].raw <- _T_2[7] @[sequencer-master.scala 204:20]
      e[7].war <- _T_3[7] @[sequencer-master.scala 205:20]
      e[7].waw <- _T_4[7] @[sequencer-master.scala 206:20]
      skip @[sequencer-master.scala 203:31]
    node _T_2621 = bits(reset, 0, 0) @[compatibility.scala 253:56]
    when _T_2621 : @[sequencer-master.scala 468:20]
      v[UInt<1>("h00")] <= UInt<1>("h00") @[sequencer-master.scala 372:35]
      wire _T_2622 : {viu : UInt<1>, vipu : UInt<1>, vimu : UInt<1>, vidu : UInt<1>, vfmu : UInt<1>, vfdu : UInt<1>, vfcu : UInt<1>, vfvu : UInt<1>, vrpu : UInt<1>, vrfu : UInt<1>, vpu : UInt<1>, vgu : UInt<1>, vcu : UInt<1>, vlu : UInt<1>, vsu : UInt<1>, vqu : UInt<1>} @[sequencer-master.scala 373:76]
      _T_2622 is invalid @[sequencer-master.scala 373:76]
      wire _T_2623 : UInt<16>
      _T_2623 is invalid
      _T_2623 <= UInt<1>("h00")
      node _T_2624 = bits(_T_2623, 0, 0) @[sequencer-master.scala 373:76]
      _T_2622.vqu <= _T_2624 @[sequencer-master.scala 373:76]
      node _T_2625 = bits(_T_2623, 1, 1) @[sequencer-master.scala 373:76]
      _T_2622.vsu <= _T_2625 @[sequencer-master.scala 373:76]
      node _T_2626 = bits(_T_2623, 2, 2) @[sequencer-master.scala 373:76]
      _T_2622.vlu <= _T_2626 @[sequencer-master.scala 373:76]
      node _T_2627 = bits(_T_2623, 3, 3) @[sequencer-master.scala 373:76]
      _T_2622.vcu <= _T_2627 @[sequencer-master.scala 373:76]
      node _T_2628 = bits(_T_2623, 4, 4) @[sequencer-master.scala 373:76]
      _T_2622.vgu <= _T_2628 @[sequencer-master.scala 373:76]
      node _T_2629 = bits(_T_2623, 5, 5) @[sequencer-master.scala 373:76]
      _T_2622.vpu <= _T_2629 @[sequencer-master.scala 373:76]
      node _T_2630 = bits(_T_2623, 6, 6) @[sequencer-master.scala 373:76]
      _T_2622.vrfu <= _T_2630 @[sequencer-master.scala 373:76]
      node _T_2631 = bits(_T_2623, 7, 7) @[sequencer-master.scala 373:76]
      _T_2622.vrpu <= _T_2631 @[sequencer-master.scala 373:76]
      node _T_2632 = bits(_T_2623, 8, 8) @[sequencer-master.scala 373:76]
      _T_2622.vfvu <= _T_2632 @[sequencer-master.scala 373:76]
      node _T_2633 = bits(_T_2623, 9, 9) @[sequencer-master.scala 373:76]
      _T_2622.vfcu <= _T_2633 @[sequencer-master.scala 373:76]
      node _T_2634 = bits(_T_2623, 10, 10) @[sequencer-master.scala 373:76]
      _T_2622.vfdu <= _T_2634 @[sequencer-master.scala 373:76]
      node _T_2635 = bits(_T_2623, 11, 11) @[sequencer-master.scala 373:76]
      _T_2622.vfmu <= _T_2635 @[sequencer-master.scala 373:76]
      node _T_2636 = bits(_T_2623, 12, 12) @[sequencer-master.scala 373:76]
      _T_2622.vidu <= _T_2636 @[sequencer-master.scala 373:76]
      node _T_2637 = bits(_T_2623, 13, 13) @[sequencer-master.scala 373:76]
      _T_2622.vimu <= _T_2637 @[sequencer-master.scala 373:76]
      node _T_2638 = bits(_T_2623, 14, 14) @[sequencer-master.scala 373:76]
      _T_2622.vipu <= _T_2638 @[sequencer-master.scala 373:76]
      node _T_2639 = bits(_T_2623, 15, 15) @[sequencer-master.scala 373:76]
      _T_2622.viu <= _T_2639 @[sequencer-master.scala 373:76]
      e[UInt<1>("h00")].active <- _T_2622 @[sequencer-master.scala 373:43]
      v[UInt<1>("h01")] <= UInt<1>("h00") @[sequencer-master.scala 372:35]
      wire _T_2640 : {viu : UInt<1>, vipu : UInt<1>, vimu : UInt<1>, vidu : UInt<1>, vfmu : UInt<1>, vfdu : UInt<1>, vfcu : UInt<1>, vfvu : UInt<1>, vrpu : UInt<1>, vrfu : UInt<1>, vpu : UInt<1>, vgu : UInt<1>, vcu : UInt<1>, vlu : UInt<1>, vsu : UInt<1>, vqu : UInt<1>} @[sequencer-master.scala 373:76]
      _T_2640 is invalid @[sequencer-master.scala 373:76]
      wire _T_2641 : UInt<16>
      _T_2641 is invalid
      _T_2641 <= UInt<1>("h00")
      node _T_2642 = bits(_T_2641, 0, 0) @[sequencer-master.scala 373:76]
      _T_2640.vqu <= _T_2642 @[sequencer-master.scala 373:76]
      node _T_2643 = bits(_T_2641, 1, 1) @[sequencer-master.scala 373:76]
      _T_2640.vsu <= _T_2643 @[sequencer-master.scala 373:76]
      node _T_2644 = bits(_T_2641, 2, 2) @[sequencer-master.scala 373:76]
      _T_2640.vlu <= _T_2644 @[sequencer-master.scala 373:76]
      node _T_2645 = bits(_T_2641, 3, 3) @[sequencer-master.scala 373:76]
      _T_2640.vcu <= _T_2645 @[sequencer-master.scala 373:76]
      node _T_2646 = bits(_T_2641, 4, 4) @[sequencer-master.scala 373:76]
      _T_2640.vgu <= _T_2646 @[sequencer-master.scala 373:76]
      node _T_2647 = bits(_T_2641, 5, 5) @[sequencer-master.scala 373:76]
      _T_2640.vpu <= _T_2647 @[sequencer-master.scala 373:76]
      node _T_2648 = bits(_T_2641, 6, 6) @[sequencer-master.scala 373:76]
      _T_2640.vrfu <= _T_2648 @[sequencer-master.scala 373:76]
      node _T_2649 = bits(_T_2641, 7, 7) @[sequencer-master.scala 373:76]
      _T_2640.vrpu <= _T_2649 @[sequencer-master.scala 373:76]
      node _T_2650 = bits(_T_2641, 8, 8) @[sequencer-master.scala 373:76]
      _T_2640.vfvu <= _T_2650 @[sequencer-master.scala 373:76]
      node _T_2651 = bits(_T_2641, 9, 9) @[sequencer-master.scala 373:76]
      _T_2640.vfcu <= _T_2651 @[sequencer-master.scala 373:76]
      node _T_2652 = bits(_T_2641, 10, 10) @[sequencer-master.scala 373:76]
      _T_2640.vfdu <= _T_2652 @[sequencer-master.scala 373:76]
      node _T_2653 = bits(_T_2641, 11, 11) @[sequencer-master.scala 373:76]
      _T_2640.vfmu <= _T_2653 @[sequencer-master.scala 373:76]
      node _T_2654 = bits(_T_2641, 12, 12) @[sequencer-master.scala 373:76]
      _T_2640.vidu <= _T_2654 @[sequencer-master.scala 373:76]
      node _T_2655 = bits(_T_2641, 13, 13) @[sequencer-master.scala 373:76]
      _T_2640.vimu <= _T_2655 @[sequencer-master.scala 373:76]
      node _T_2656 = bits(_T_2641, 14, 14) @[sequencer-master.scala 373:76]
      _T_2640.vipu <= _T_2656 @[sequencer-master.scala 373:76]
      node _T_2657 = bits(_T_2641, 15, 15) @[sequencer-master.scala 373:76]
      _T_2640.viu <= _T_2657 @[sequencer-master.scala 373:76]
      e[UInt<1>("h01")].active <- _T_2640 @[sequencer-master.scala 373:43]
      v[UInt<2>("h02")] <= UInt<1>("h00") @[sequencer-master.scala 372:35]
      wire _T_2658 : {viu : UInt<1>, vipu : UInt<1>, vimu : UInt<1>, vidu : UInt<1>, vfmu : UInt<1>, vfdu : UInt<1>, vfcu : UInt<1>, vfvu : UInt<1>, vrpu : UInt<1>, vrfu : UInt<1>, vpu : UInt<1>, vgu : UInt<1>, vcu : UInt<1>, vlu : UInt<1>, vsu : UInt<1>, vqu : UInt<1>} @[sequencer-master.scala 373:76]
      _T_2658 is invalid @[sequencer-master.scala 373:76]
      wire _T_2659 : UInt<16>
      _T_2659 is invalid
      _T_2659 <= UInt<1>("h00")
      node _T_2660 = bits(_T_2659, 0, 0) @[sequencer-master.scala 373:76]
      _T_2658.vqu <= _T_2660 @[sequencer-master.scala 373:76]
      node _T_2661 = bits(_T_2659, 1, 1) @[sequencer-master.scala 373:76]
      _T_2658.vsu <= _T_2661 @[sequencer-master.scala 373:76]
      node _T_2662 = bits(_T_2659, 2, 2) @[sequencer-master.scala 373:76]
      _T_2658.vlu <= _T_2662 @[sequencer-master.scala 373:76]
      node _T_2663 = bits(_T_2659, 3, 3) @[sequencer-master.scala 373:76]
      _T_2658.vcu <= _T_2663 @[sequencer-master.scala 373:76]
      node _T_2664 = bits(_T_2659, 4, 4) @[sequencer-master.scala 373:76]
      _T_2658.vgu <= _T_2664 @[sequencer-master.scala 373:76]
      node _T_2665 = bits(_T_2659, 5, 5) @[sequencer-master.scala 373:76]
      _T_2658.vpu <= _T_2665 @[sequencer-master.scala 373:76]
      node _T_2666 = bits(_T_2659, 6, 6) @[sequencer-master.scala 373:76]
      _T_2658.vrfu <= _T_2666 @[sequencer-master.scala 373:76]
      node _T_2667 = bits(_T_2659, 7, 7) @[sequencer-master.scala 373:76]
      _T_2658.vrpu <= _T_2667 @[sequencer-master.scala 373:76]
      node _T_2668 = bits(_T_2659, 8, 8) @[sequencer-master.scala 373:76]
      _T_2658.vfvu <= _T_2668 @[sequencer-master.scala 373:76]
      node _T_2669 = bits(_T_2659, 9, 9) @[sequencer-master.scala 373:76]
      _T_2658.vfcu <= _T_2669 @[sequencer-master.scala 373:76]
      node _T_2670 = bits(_T_2659, 10, 10) @[sequencer-master.scala 373:76]
      _T_2658.vfdu <= _T_2670 @[sequencer-master.scala 373:76]
      node _T_2671 = bits(_T_2659, 11, 11) @[sequencer-master.scala 373:76]
      _T_2658.vfmu <= _T_2671 @[sequencer-master.scala 373:76]
      node _T_2672 = bits(_T_2659, 12, 12) @[sequencer-master.scala 373:76]
      _T_2658.vidu <= _T_2672 @[sequencer-master.scala 373:76]
      node _T_2673 = bits(_T_2659, 13, 13) @[sequencer-master.scala 373:76]
      _T_2658.vimu <= _T_2673 @[sequencer-master.scala 373:76]
      node _T_2674 = bits(_T_2659, 14, 14) @[sequencer-master.scala 373:76]
      _T_2658.vipu <= _T_2674 @[sequencer-master.scala 373:76]
      node _T_2675 = bits(_T_2659, 15, 15) @[sequencer-master.scala 373:76]
      _T_2658.viu <= _T_2675 @[sequencer-master.scala 373:76]
      e[UInt<2>("h02")].active <- _T_2658 @[sequencer-master.scala 373:43]
      v[UInt<2>("h03")] <= UInt<1>("h00") @[sequencer-master.scala 372:35]
      wire _T_2676 : {viu : UInt<1>, vipu : UInt<1>, vimu : UInt<1>, vidu : UInt<1>, vfmu : UInt<1>, vfdu : UInt<1>, vfcu : UInt<1>, vfvu : UInt<1>, vrpu : UInt<1>, vrfu : UInt<1>, vpu : UInt<1>, vgu : UInt<1>, vcu : UInt<1>, vlu : UInt<1>, vsu : UInt<1>, vqu : UInt<1>} @[sequencer-master.scala 373:76]
      _T_2676 is invalid @[sequencer-master.scala 373:76]
      wire _T_2677 : UInt<16>
      _T_2677 is invalid
      _T_2677 <= UInt<1>("h00")
      node _T_2678 = bits(_T_2677, 0, 0) @[sequencer-master.scala 373:76]
      _T_2676.vqu <= _T_2678 @[sequencer-master.scala 373:76]
      node _T_2679 = bits(_T_2677, 1, 1) @[sequencer-master.scala 373:76]
      _T_2676.vsu <= _T_2679 @[sequencer-master.scala 373:76]
      node _T_2680 = bits(_T_2677, 2, 2) @[sequencer-master.scala 373:76]
      _T_2676.vlu <= _T_2680 @[sequencer-master.scala 373:76]
      node _T_2681 = bits(_T_2677, 3, 3) @[sequencer-master.scala 373:76]
      _T_2676.vcu <= _T_2681 @[sequencer-master.scala 373:76]
      node _T_2682 = bits(_T_2677, 4, 4) @[sequencer-master.scala 373:76]
      _T_2676.vgu <= _T_2682 @[sequencer-master.scala 373:76]
      node _T_2683 = bits(_T_2677, 5, 5) @[sequencer-master.scala 373:76]
      _T_2676.vpu <= _T_2683 @[sequencer-master.scala 373:76]
      node _T_2684 = bits(_T_2677, 6, 6) @[sequencer-master.scala 373:76]
      _T_2676.vrfu <= _T_2684 @[sequencer-master.scala 373:76]
      node _T_2685 = bits(_T_2677, 7, 7) @[sequencer-master.scala 373:76]
      _T_2676.vrpu <= _T_2685 @[sequencer-master.scala 373:76]
      node _T_2686 = bits(_T_2677, 8, 8) @[sequencer-master.scala 373:76]
      _T_2676.vfvu <= _T_2686 @[sequencer-master.scala 373:76]
      node _T_2687 = bits(_T_2677, 9, 9) @[sequencer-master.scala 373:76]
      _T_2676.vfcu <= _T_2687 @[sequencer-master.scala 373:76]
      node _T_2688 = bits(_T_2677, 10, 10) @[sequencer-master.scala 373:76]
      _T_2676.vfdu <= _T_2688 @[sequencer-master.scala 373:76]
      node _T_2689 = bits(_T_2677, 11, 11) @[sequencer-master.scala 373:76]
      _T_2676.vfmu <= _T_2689 @[sequencer-master.scala 373:76]
      node _T_2690 = bits(_T_2677, 12, 12) @[sequencer-master.scala 373:76]
      _T_2676.vidu <= _T_2690 @[sequencer-master.scala 373:76]
      node _T_2691 = bits(_T_2677, 13, 13) @[sequencer-master.scala 373:76]
      _T_2676.vimu <= _T_2691 @[sequencer-master.scala 373:76]
      node _T_2692 = bits(_T_2677, 14, 14) @[sequencer-master.scala 373:76]
      _T_2676.vipu <= _T_2692 @[sequencer-master.scala 373:76]
      node _T_2693 = bits(_T_2677, 15, 15) @[sequencer-master.scala 373:76]
      _T_2676.viu <= _T_2693 @[sequencer-master.scala 373:76]
      e[UInt<2>("h03")].active <- _T_2676 @[sequencer-master.scala 373:43]
      v[UInt<3>("h04")] <= UInt<1>("h00") @[sequencer-master.scala 372:35]
      wire _T_2694 : {viu : UInt<1>, vipu : UInt<1>, vimu : UInt<1>, vidu : UInt<1>, vfmu : UInt<1>, vfdu : UInt<1>, vfcu : UInt<1>, vfvu : UInt<1>, vrpu : UInt<1>, vrfu : UInt<1>, vpu : UInt<1>, vgu : UInt<1>, vcu : UInt<1>, vlu : UInt<1>, vsu : UInt<1>, vqu : UInt<1>} @[sequencer-master.scala 373:76]
      _T_2694 is invalid @[sequencer-master.scala 373:76]
      wire _T_2695 : UInt<16>
      _T_2695 is invalid
      _T_2695 <= UInt<1>("h00")
      node _T_2696 = bits(_T_2695, 0, 0) @[sequencer-master.scala 373:76]
      _T_2694.vqu <= _T_2696 @[sequencer-master.scala 373:76]
      node _T_2697 = bits(_T_2695, 1, 1) @[sequencer-master.scala 373:76]
      _T_2694.vsu <= _T_2697 @[sequencer-master.scala 373:76]
      node _T_2698 = bits(_T_2695, 2, 2) @[sequencer-master.scala 373:76]
      _T_2694.vlu <= _T_2698 @[sequencer-master.scala 373:76]
      node _T_2699 = bits(_T_2695, 3, 3) @[sequencer-master.scala 373:76]
      _T_2694.vcu <= _T_2699 @[sequencer-master.scala 373:76]
      node _T_2700 = bits(_T_2695, 4, 4) @[sequencer-master.scala 373:76]
      _T_2694.vgu <= _T_2700 @[sequencer-master.scala 373:76]
      node _T_2701 = bits(_T_2695, 5, 5) @[sequencer-master.scala 373:76]
      _T_2694.vpu <= _T_2701 @[sequencer-master.scala 373:76]
      node _T_2702 = bits(_T_2695, 6, 6) @[sequencer-master.scala 373:76]
      _T_2694.vrfu <= _T_2702 @[sequencer-master.scala 373:76]
      node _T_2703 = bits(_T_2695, 7, 7) @[sequencer-master.scala 373:76]
      _T_2694.vrpu <= _T_2703 @[sequencer-master.scala 373:76]
      node _T_2704 = bits(_T_2695, 8, 8) @[sequencer-master.scala 373:76]
      _T_2694.vfvu <= _T_2704 @[sequencer-master.scala 373:76]
      node _T_2705 = bits(_T_2695, 9, 9) @[sequencer-master.scala 373:76]
      _T_2694.vfcu <= _T_2705 @[sequencer-master.scala 373:76]
      node _T_2706 = bits(_T_2695, 10, 10) @[sequencer-master.scala 373:76]
      _T_2694.vfdu <= _T_2706 @[sequencer-master.scala 373:76]
      node _T_2707 = bits(_T_2695, 11, 11) @[sequencer-master.scala 373:76]
      _T_2694.vfmu <= _T_2707 @[sequencer-master.scala 373:76]
      node _T_2708 = bits(_T_2695, 12, 12) @[sequencer-master.scala 373:76]
      _T_2694.vidu <= _T_2708 @[sequencer-master.scala 373:76]
      node _T_2709 = bits(_T_2695, 13, 13) @[sequencer-master.scala 373:76]
      _T_2694.vimu <= _T_2709 @[sequencer-master.scala 373:76]
      node _T_2710 = bits(_T_2695, 14, 14) @[sequencer-master.scala 373:76]
      _T_2694.vipu <= _T_2710 @[sequencer-master.scala 373:76]
      node _T_2711 = bits(_T_2695, 15, 15) @[sequencer-master.scala 373:76]
      _T_2694.viu <= _T_2711 @[sequencer-master.scala 373:76]
      e[UInt<3>("h04")].active <- _T_2694 @[sequencer-master.scala 373:43]
      v[UInt<3>("h05")] <= UInt<1>("h00") @[sequencer-master.scala 372:35]
      wire _T_2712 : {viu : UInt<1>, vipu : UInt<1>, vimu : UInt<1>, vidu : UInt<1>, vfmu : UInt<1>, vfdu : UInt<1>, vfcu : UInt<1>, vfvu : UInt<1>, vrpu : UInt<1>, vrfu : UInt<1>, vpu : UInt<1>, vgu : UInt<1>, vcu : UInt<1>, vlu : UInt<1>, vsu : UInt<1>, vqu : UInt<1>} @[sequencer-master.scala 373:76]
      _T_2712 is invalid @[sequencer-master.scala 373:76]
      wire _T_2713 : UInt<16>
      _T_2713 is invalid
      _T_2713 <= UInt<1>("h00")
      node _T_2714 = bits(_T_2713, 0, 0) @[sequencer-master.scala 373:76]
      _T_2712.vqu <= _T_2714 @[sequencer-master.scala 373:76]
      node _T_2715 = bits(_T_2713, 1, 1) @[sequencer-master.scala 373:76]
      _T_2712.vsu <= _T_2715 @[sequencer-master.scala 373:76]
      node _T_2716 = bits(_T_2713, 2, 2) @[sequencer-master.scala 373:76]
      _T_2712.vlu <= _T_2716 @[sequencer-master.scala 373:76]
      node _T_2717 = bits(_T_2713, 3, 3) @[sequencer-master.scala 373:76]
      _T_2712.vcu <= _T_2717 @[sequencer-master.scala 373:76]
      node _T_2718 = bits(_T_2713, 4, 4) @[sequencer-master.scala 373:76]
      _T_2712.vgu <= _T_2718 @[sequencer-master.scala 373:76]
      node _T_2719 = bits(_T_2713, 5, 5) @[sequencer-master.scala 373:76]
      _T_2712.vpu <= _T_2719 @[sequencer-master.scala 373:76]
      node _T_2720 = bits(_T_2713, 6, 6) @[sequencer-master.scala 373:76]
      _T_2712.vrfu <= _T_2720 @[sequencer-master.scala 373:76]
      node _T_2721 = bits(_T_2713, 7, 7) @[sequencer-master.scala 373:76]
      _T_2712.vrpu <= _T_2721 @[sequencer-master.scala 373:76]
      node _T_2722 = bits(_T_2713, 8, 8) @[sequencer-master.scala 373:76]
      _T_2712.vfvu <= _T_2722 @[sequencer-master.scala 373:76]
      node _T_2723 = bits(_T_2713, 9, 9) @[sequencer-master.scala 373:76]
      _T_2712.vfcu <= _T_2723 @[sequencer-master.scala 373:76]
      node _T_2724 = bits(_T_2713, 10, 10) @[sequencer-master.scala 373:76]
      _T_2712.vfdu <= _T_2724 @[sequencer-master.scala 373:76]
      node _T_2725 = bits(_T_2713, 11, 11) @[sequencer-master.scala 373:76]
      _T_2712.vfmu <= _T_2725 @[sequencer-master.scala 373:76]
      node _T_2726 = bits(_T_2713, 12, 12) @[sequencer-master.scala 373:76]
      _T_2712.vidu <= _T_2726 @[sequencer-master.scala 373:76]
      node _T_2727 = bits(_T_2713, 13, 13) @[sequencer-master.scala 373:76]
      _T_2712.vimu <= _T_2727 @[sequencer-master.scala 373:76]
      node _T_2728 = bits(_T_2713, 14, 14) @[sequencer-master.scala 373:76]
      _T_2712.vipu <= _T_2728 @[sequencer-master.scala 373:76]
      node _T_2729 = bits(_T_2713, 15, 15) @[sequencer-master.scala 373:76]
      _T_2712.viu <= _T_2729 @[sequencer-master.scala 373:76]
      e[UInt<3>("h05")].active <- _T_2712 @[sequencer-master.scala 373:43]
      v[UInt<3>("h06")] <= UInt<1>("h00") @[sequencer-master.scala 372:35]
      wire _T_2730 : {viu : UInt<1>, vipu : UInt<1>, vimu : UInt<1>, vidu : UInt<1>, vfmu : UInt<1>, vfdu : UInt<1>, vfcu : UInt<1>, vfvu : UInt<1>, vrpu : UInt<1>, vrfu : UInt<1>, vpu : UInt<1>, vgu : UInt<1>, vcu : UInt<1>, vlu : UInt<1>, vsu : UInt<1>, vqu : UInt<1>} @[sequencer-master.scala 373:76]
      _T_2730 is invalid @[sequencer-master.scala 373:76]
      wire _T_2731 : UInt<16>
      _T_2731 is invalid
      _T_2731 <= UInt<1>("h00")
      node _T_2732 = bits(_T_2731, 0, 0) @[sequencer-master.scala 373:76]
      _T_2730.vqu <= _T_2732 @[sequencer-master.scala 373:76]
      node _T_2733 = bits(_T_2731, 1, 1) @[sequencer-master.scala 373:76]
      _T_2730.vsu <= _T_2733 @[sequencer-master.scala 373:76]
      node _T_2734 = bits(_T_2731, 2, 2) @[sequencer-master.scala 373:76]
      _T_2730.vlu <= _T_2734 @[sequencer-master.scala 373:76]
      node _T_2735 = bits(_T_2731, 3, 3) @[sequencer-master.scala 373:76]
      _T_2730.vcu <= _T_2735 @[sequencer-master.scala 373:76]
      node _T_2736 = bits(_T_2731, 4, 4) @[sequencer-master.scala 373:76]
      _T_2730.vgu <= _T_2736 @[sequencer-master.scala 373:76]
      node _T_2737 = bits(_T_2731, 5, 5) @[sequencer-master.scala 373:76]
      _T_2730.vpu <= _T_2737 @[sequencer-master.scala 373:76]
      node _T_2738 = bits(_T_2731, 6, 6) @[sequencer-master.scala 373:76]
      _T_2730.vrfu <= _T_2738 @[sequencer-master.scala 373:76]
      node _T_2739 = bits(_T_2731, 7, 7) @[sequencer-master.scala 373:76]
      _T_2730.vrpu <= _T_2739 @[sequencer-master.scala 373:76]
      node _T_2740 = bits(_T_2731, 8, 8) @[sequencer-master.scala 373:76]
      _T_2730.vfvu <= _T_2740 @[sequencer-master.scala 373:76]
      node _T_2741 = bits(_T_2731, 9, 9) @[sequencer-master.scala 373:76]
      _T_2730.vfcu <= _T_2741 @[sequencer-master.scala 373:76]
      node _T_2742 = bits(_T_2731, 10, 10) @[sequencer-master.scala 373:76]
      _T_2730.vfdu <= _T_2742 @[sequencer-master.scala 373:76]
      node _T_2743 = bits(_T_2731, 11, 11) @[sequencer-master.scala 373:76]
      _T_2730.vfmu <= _T_2743 @[sequencer-master.scala 373:76]
      node _T_2744 = bits(_T_2731, 12, 12) @[sequencer-master.scala 373:76]
      _T_2730.vidu <= _T_2744 @[sequencer-master.scala 373:76]
      node _T_2745 = bits(_T_2731, 13, 13) @[sequencer-master.scala 373:76]
      _T_2730.vimu <= _T_2745 @[sequencer-master.scala 373:76]
      node _T_2746 = bits(_T_2731, 14, 14) @[sequencer-master.scala 373:76]
      _T_2730.vipu <= _T_2746 @[sequencer-master.scala 373:76]
      node _T_2747 = bits(_T_2731, 15, 15) @[sequencer-master.scala 373:76]
      _T_2730.viu <= _T_2747 @[sequencer-master.scala 373:76]
      e[UInt<3>("h06")].active <- _T_2730 @[sequencer-master.scala 373:43]
      v[UInt<3>("h07")] <= UInt<1>("h00") @[sequencer-master.scala 372:35]
      wire _T_2748 : {viu : UInt<1>, vipu : UInt<1>, vimu : UInt<1>, vidu : UInt<1>, vfmu : UInt<1>, vfdu : UInt<1>, vfcu : UInt<1>, vfvu : UInt<1>, vrpu : UInt<1>, vrfu : UInt<1>, vpu : UInt<1>, vgu : UInt<1>, vcu : UInt<1>, vlu : UInt<1>, vsu : UInt<1>, vqu : UInt<1>} @[sequencer-master.scala 373:76]
      _T_2748 is invalid @[sequencer-master.scala 373:76]
      wire _T_2749 : UInt<16>
      _T_2749 is invalid
      _T_2749 <= UInt<1>("h00")
      node _T_2750 = bits(_T_2749, 0, 0) @[sequencer-master.scala 373:76]
      _T_2748.vqu <= _T_2750 @[sequencer-master.scala 373:76]
      node _T_2751 = bits(_T_2749, 1, 1) @[sequencer-master.scala 373:76]
      _T_2748.vsu <= _T_2751 @[sequencer-master.scala 373:76]
      node _T_2752 = bits(_T_2749, 2, 2) @[sequencer-master.scala 373:76]
      _T_2748.vlu <= _T_2752 @[sequencer-master.scala 373:76]
      node _T_2753 = bits(_T_2749, 3, 3) @[sequencer-master.scala 373:76]
      _T_2748.vcu <= _T_2753 @[sequencer-master.scala 373:76]
      node _T_2754 = bits(_T_2749, 4, 4) @[sequencer-master.scala 373:76]
      _T_2748.vgu <= _T_2754 @[sequencer-master.scala 373:76]
      node _T_2755 = bits(_T_2749, 5, 5) @[sequencer-master.scala 373:76]
      _T_2748.vpu <= _T_2755 @[sequencer-master.scala 373:76]
      node _T_2756 = bits(_T_2749, 6, 6) @[sequencer-master.scala 373:76]
      _T_2748.vrfu <= _T_2756 @[sequencer-master.scala 373:76]
      node _T_2757 = bits(_T_2749, 7, 7) @[sequencer-master.scala 373:76]
      _T_2748.vrpu <= _T_2757 @[sequencer-master.scala 373:76]
      node _T_2758 = bits(_T_2749, 8, 8) @[sequencer-master.scala 373:76]
      _T_2748.vfvu <= _T_2758 @[sequencer-master.scala 373:76]
      node _T_2759 = bits(_T_2749, 9, 9) @[sequencer-master.scala 373:76]
      _T_2748.vfcu <= _T_2759 @[sequencer-master.scala 373:76]
      node _T_2760 = bits(_T_2749, 10, 10) @[sequencer-master.scala 373:76]
      _T_2748.vfdu <= _T_2760 @[sequencer-master.scala 373:76]
      node _T_2761 = bits(_T_2749, 11, 11) @[sequencer-master.scala 373:76]
      _T_2748.vfmu <= _T_2761 @[sequencer-master.scala 373:76]
      node _T_2762 = bits(_T_2749, 12, 12) @[sequencer-master.scala 373:76]
      _T_2748.vidu <= _T_2762 @[sequencer-master.scala 373:76]
      node _T_2763 = bits(_T_2749, 13, 13) @[sequencer-master.scala 373:76]
      _T_2748.vimu <= _T_2763 @[sequencer-master.scala 373:76]
      node _T_2764 = bits(_T_2749, 14, 14) @[sequencer-master.scala 373:76]
      _T_2748.vipu <= _T_2764 @[sequencer-master.scala 373:76]
      node _T_2765 = bits(_T_2749, 15, 15) @[sequencer-master.scala 373:76]
      _T_2748.viu <= _T_2765 @[sequencer-master.scala 373:76]
      e[UInt<3>("h07")].active <- _T_2748 @[sequencer-master.scala 373:43]
      skip @[sequencer-master.scala 468:20]
    io.debug.maybe_full <= maybe_full @[sequencer-master.scala 477:27]
    io.debug.head <= head @[sequencer-master.scala 478:21]
    io.debug.tail <= tail @[sequencer-master.scala 479:21]