aboutsummaryrefslogtreecommitdiff
path: root/regress/FPU.fir
blob: 4da41af1ca96928992726112870c184193c58fff (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498
3499
3500
3501
3502
3503
3504
3505
3506
3507
3508
3509
3510
3511
3512
3513
3514
3515
3516
3517
3518
3519
3520
3521
3522
3523
3524
3525
3526
3527
3528
3529
3530
3531
3532
3533
3534
3535
3536
3537
3538
3539
3540
3541
3542
3543
3544
3545
3546
3547
3548
3549
3550
3551
3552
3553
3554
3555
3556
3557
3558
3559
3560
3561
3562
3563
3564
3565
3566
3567
3568
3569
3570
3571
3572
3573
3574
3575
3576
3577
3578
3579
3580
3581
3582
3583
3584
3585
3586
3587
3588
3589
3590
3591
3592
3593
3594
3595
3596
3597
3598
3599
3600
3601
3602
3603
3604
3605
3606
3607
3608
3609
3610
3611
3612
3613
3614
3615
3616
3617
3618
3619
3620
3621
3622
3623
3624
3625
3626
3627
3628
3629
3630
3631
3632
3633
3634
3635
3636
3637
3638
3639
3640
3641
3642
3643
3644
3645
3646
3647
3648
3649
3650
3651
3652
3653
3654
3655
3656
3657
3658
3659
3660
3661
3662
3663
3664
3665
3666
3667
3668
3669
3670
3671
3672
3673
3674
3675
3676
3677
3678
3679
3680
3681
3682
3683
3684
3685
3686
3687
3688
3689
3690
3691
3692
3693
3694
3695
3696
3697
3698
3699
3700
3701
3702
3703
3704
3705
3706
3707
3708
3709
3710
3711
3712
3713
3714
3715
3716
3717
3718
3719
3720
3721
3722
3723
3724
3725
3726
3727
3728
3729
3730
3731
3732
3733
3734
3735
3736
3737
3738
3739
3740
3741
3742
3743
3744
3745
3746
3747
3748
3749
3750
3751
3752
3753
3754
3755
3756
3757
3758
3759
3760
3761
3762
3763
3764
3765
3766
3767
3768
3769
3770
3771
3772
3773
3774
3775
3776
3777
3778
3779
3780
3781
3782
3783
3784
3785
3786
3787
3788
3789
3790
3791
3792
3793
3794
3795
3796
3797
3798
3799
3800
3801
3802
3803
3804
3805
3806
3807
3808
3809
3810
3811
3812
3813
3814
3815
3816
3817
3818
3819
3820
3821
3822
3823
3824
3825
3826
3827
3828
3829
3830
3831
3832
3833
3834
3835
3836
3837
3838
3839
3840
3841
3842
3843
3844
3845
3846
3847
3848
3849
3850
3851
3852
3853
3854
3855
3856
3857
3858
3859
3860
3861
3862
3863
3864
3865
3866
3867
3868
3869
3870
3871
3872
3873
3874
3875
3876
3877
3878
3879
3880
3881
3882
3883
3884
3885
3886
3887
3888
3889
3890
3891
3892
3893
3894
3895
3896
3897
3898
3899
3900
3901
3902
3903
3904
3905
3906
3907
3908
3909
3910
3911
3912
3913
3914
3915
3916
3917
3918
3919
3920
3921
3922
3923
3924
3925
3926
3927
3928
3929
3930
3931
3932
3933
3934
3935
3936
3937
3938
3939
3940
3941
3942
3943
3944
3945
3946
3947
3948
3949
3950
3951
3952
3953
3954
3955
3956
3957
3958
3959
3960
3961
3962
3963
3964
3965
3966
3967
3968
3969
3970
3971
3972
3973
3974
3975
3976
3977
3978
3979
3980
3981
3982
3983
3984
3985
3986
3987
3988
3989
3990
3991
3992
3993
3994
3995
3996
3997
3998
3999
4000
4001
4002
4003
4004
4005
4006
4007
4008
4009
4010
4011
4012
4013
4014
4015
4016
4017
4018
4019
4020
4021
4022
4023
4024
4025
4026
4027
4028
4029
4030
4031
4032
4033
4034
4035
4036
4037
4038
4039
4040
4041
4042
4043
4044
4045
4046
4047
4048
4049
4050
4051
4052
4053
4054
4055
4056
4057
4058
4059
4060
4061
4062
4063
4064
4065
4066
4067
4068
4069
4070
4071
4072
4073
4074
4075
4076
4077
4078
4079
4080
4081
4082
4083
4084
4085
4086
4087
4088
4089
4090
4091
4092
4093
4094
4095
4096
4097
4098
4099
4100
4101
4102
4103
4104
4105
4106
4107
4108
4109
4110
4111
4112
4113
4114
4115
4116
4117
4118
4119
4120
4121
4122
4123
4124
4125
4126
4127
4128
4129
4130
4131
4132
4133
4134
4135
4136
4137
4138
4139
4140
4141
4142
4143
4144
4145
4146
4147
4148
4149
4150
4151
4152
4153
4154
4155
4156
4157
4158
4159
4160
4161
4162
4163
4164
4165
4166
4167
4168
4169
4170
4171
4172
4173
4174
4175
4176
4177
4178
4179
4180
4181
4182
4183
4184
4185
4186
4187
4188
4189
4190
4191
4192
4193
4194
4195
4196
4197
4198
4199
4200
4201
4202
4203
4204
4205
4206
4207
4208
4209
4210
4211
4212
4213
4214
4215
4216
4217
4218
4219
4220
4221
4222
4223
4224
4225
4226
4227
4228
4229
4230
4231
4232
4233
4234
4235
4236
4237
4238
4239
4240
4241
4242
4243
4244
4245
4246
4247
4248
4249
4250
4251
4252
4253
4254
4255
4256
4257
4258
4259
4260
4261
4262
4263
4264
4265
4266
4267
4268
4269
4270
4271
4272
4273
4274
4275
4276
4277
4278
4279
4280
4281
4282
4283
4284
4285
4286
4287
4288
4289
4290
4291
4292
4293
4294
4295
4296
4297
4298
4299
4300
4301
4302
4303
4304
4305
4306
4307
4308
4309
4310
4311
4312
4313
4314
4315
4316
4317
4318
4319
4320
4321
4322
4323
4324
4325
4326
4327
4328
4329
4330
4331
4332
4333
4334
4335
4336
4337
4338
4339
4340
4341
4342
4343
4344
4345
4346
4347
4348
4349
4350
4351
4352
4353
4354
4355
4356
4357
4358
4359
4360
4361
4362
4363
4364
4365
4366
4367
4368
4369
4370
4371
4372
4373
4374
4375
4376
4377
4378
4379
4380
4381
4382
4383
4384
4385
4386
4387
4388
4389
4390
4391
4392
4393
4394
4395
4396
4397
4398
4399
4400
4401
4402
4403
4404
4405
4406
4407
4408
4409
4410
4411
4412
4413
4414
4415
4416
4417
4418
4419
4420
4421
4422
4423
4424
4425
4426
4427
4428
4429
4430
4431
4432
4433
4434
4435
4436
4437
4438
4439
4440
4441
4442
4443
4444
4445
4446
4447
4448
4449
4450
4451
4452
4453
4454
4455
4456
4457
4458
4459
4460
4461
4462
4463
4464
4465
4466
4467
4468
4469
4470
4471
4472
4473
4474
4475
4476
4477
4478
4479
4480
4481
4482
4483
4484
4485
4486
4487
4488
4489
4490
4491
4492
4493
4494
4495
4496
4497
4498
4499
4500
4501
4502
4503
4504
4505
4506
4507
4508
4509
4510
4511
4512
4513
4514
4515
4516
4517
4518
4519
4520
4521
4522
4523
4524
4525
4526
4527
4528
4529
4530
4531
4532
4533
4534
4535
4536
4537
4538
4539
4540
4541
4542
4543
4544
4545
4546
4547
4548
4549
4550
4551
4552
4553
4554
4555
4556
4557
4558
4559
4560
4561
4562
4563
4564
4565
4566
4567
4568
4569
4570
4571
4572
4573
4574
4575
4576
4577
4578
4579
4580
4581
4582
4583
4584
4585
4586
4587
4588
4589
4590
4591
4592
4593
4594
4595
4596
4597
4598
4599
4600
4601
4602
4603
4604
4605
4606
4607
4608
4609
4610
4611
4612
4613
4614
4615
4616
4617
4618
4619
4620
4621
4622
4623
4624
4625
4626
4627
4628
4629
4630
4631
4632
4633
4634
4635
4636
4637
4638
4639
4640
4641
4642
4643
4644
4645
4646
4647
4648
4649
4650
4651
4652
4653
4654
4655
4656
4657
4658
4659
4660
4661
4662
4663
4664
4665
4666
4667
4668
4669
4670
4671
4672
4673
4674
4675
4676
4677
4678
4679
4680
4681
4682
4683
4684
4685
4686
4687
4688
4689
4690
4691
4692
4693
4694
4695
4696
4697
4698
4699
4700
4701
4702
4703
4704
4705
4706
4707
4708
4709
4710
4711
4712
4713
4714
4715
4716
4717
4718
4719
4720
4721
4722
4723
4724
4725
4726
4727
4728
4729
4730
4731
4732
4733
4734
4735
4736
4737
4738
4739
4740
4741
4742
4743
4744
4745
4746
4747
4748
4749
4750
4751
4752
4753
4754
4755
4756
4757
4758
4759
4760
4761
4762
4763
4764
4765
4766
4767
4768
4769
4770
4771
4772
4773
4774
4775
4776
4777
4778
4779
4780
4781
4782
4783
4784
4785
4786
4787
4788
4789
4790
4791
4792
4793
4794
4795
4796
4797
4798
4799
4800
4801
4802
4803
4804
4805
4806
4807
4808
4809
4810
4811
4812
4813
4814
4815
4816
4817
4818
4819
4820
4821
4822
4823
4824
4825
4826
4827
4828
4829
4830
4831
4832
4833
4834
4835
4836
4837
4838
4839
4840
4841
4842
4843
4844
4845
4846
4847
4848
4849
4850
4851
4852
4853
4854
4855
4856
4857
4858
4859
4860
4861
4862
4863
4864
4865
4866
4867
4868
4869
4870
4871
4872
4873
4874
4875
4876
4877
4878
4879
4880
4881
4882
4883
4884
4885
4886
4887
4888
4889
4890
4891
4892
4893
4894
4895
4896
4897
4898
4899
4900
4901
4902
4903
4904
4905
4906
4907
4908
4909
4910
4911
4912
4913
4914
4915
4916
4917
4918
4919
4920
4921
4922
4923
4924
4925
4926
4927
4928
4929
4930
4931
4932
4933
4934
4935
4936
4937
4938
4939
4940
4941
4942
4943
4944
4945
4946
4947
4948
4949
4950
4951
4952
4953
4954
4955
4956
4957
4958
4959
4960
4961
4962
4963
4964
4965
4966
4967
4968
4969
4970
4971
4972
4973
4974
4975
4976
4977
4978
4979
4980
4981
4982
4983
4984
4985
4986
4987
4988
4989
4990
4991
4992
4993
4994
4995
4996
4997
4998
4999
5000
5001
5002
5003
5004
5005
5006
5007
5008
5009
5010
5011
5012
5013
5014
5015
5016
5017
5018
5019
5020
5021
5022
5023
5024
5025
5026
5027
5028
5029
5030
5031
5032
5033
5034
5035
5036
5037
5038
5039
5040
5041
5042
5043
5044
5045
5046
5047
5048
5049
5050
5051
5052
5053
5054
5055
5056
5057
5058
5059
5060
5061
5062
5063
5064
5065
5066
5067
5068
5069
5070
5071
5072
5073
5074
5075
5076
5077
5078
5079
5080
5081
5082
5083
5084
5085
5086
5087
5088
5089
5090
5091
5092
5093
5094
5095
5096
5097
5098
5099
5100
5101
5102
5103
5104
5105
5106
5107
5108
5109
5110
5111
5112
5113
5114
5115
5116
5117
5118
5119
5120
5121
5122
5123
5124
5125
5126
5127
5128
5129
5130
5131
5132
5133
5134
5135
5136
5137
5138
5139
5140
5141
5142
5143
5144
5145
5146
5147
5148
5149
5150
5151
5152
5153
5154
5155
5156
5157
5158
5159
5160
5161
5162
5163
5164
5165
5166
5167
5168
5169
5170
5171
5172
5173
5174
5175
5176
5177
5178
5179
5180
5181
5182
5183
5184
5185
5186
5187
5188
5189
5190
5191
5192
5193
5194
5195
5196
5197
5198
5199
5200
5201
5202
5203
5204
5205
5206
5207
5208
5209
5210
5211
5212
5213
5214
5215
5216
5217
5218
5219
5220
5221
5222
5223
5224
5225
5226
5227
5228
5229
5230
5231
5232
5233
5234
5235
5236
5237
5238
5239
5240
5241
5242
5243
5244
5245
5246
5247
5248
5249
5250
5251
5252
5253
5254
5255
5256
5257
5258
5259
5260
5261
5262
5263
5264
5265
5266
5267
5268
5269
5270
5271
5272
5273
5274
5275
5276
5277
5278
5279
5280
5281
5282
5283
5284
5285
5286
5287
5288
5289
5290
5291
5292
5293
5294
5295
5296
5297
5298
5299
5300
5301
5302
5303
5304
5305
5306
5307
5308
5309
5310
5311
5312
5313
5314
5315
5316
5317
5318
5319
5320
5321
5322
5323
5324
5325
5326
5327
5328
5329
5330
5331
5332
5333
5334
5335
5336
5337
5338
5339
5340
5341
5342
5343
5344
5345
5346
5347
5348
5349
5350
5351
5352
5353
5354
5355
5356
5357
5358
5359
5360
5361
5362
5363
5364
5365
5366
5367
5368
5369
5370
5371
5372
5373
5374
5375
5376
5377
5378
5379
5380
5381
5382
5383
5384
5385
5386
5387
5388
5389
5390
5391
5392
5393
5394
5395
5396
5397
5398
5399
5400
5401
5402
5403
5404
5405
5406
5407
5408
5409
5410
5411
5412
5413
5414
5415
5416
5417
5418
5419
5420
5421
5422
5423
5424
5425
5426
5427
5428
5429
5430
5431
5432
5433
5434
5435
5436
5437
5438
5439
5440
5441
5442
5443
5444
5445
5446
5447
5448
5449
5450
5451
5452
5453
5454
5455
5456
5457
5458
5459
5460
5461
5462
5463
5464
5465
5466
5467
5468
5469
5470
5471
5472
5473
5474
5475
5476
5477
5478
5479
5480
5481
5482
5483
5484
5485
5486
5487
5488
5489
5490
5491
5492
5493
5494
5495
5496
5497
5498
5499
5500
5501
5502
5503
5504
5505
5506
5507
5508
5509
5510
5511
5512
5513
5514
5515
5516
5517
5518
5519
5520
5521
5522
5523
5524
5525
5526
5527
5528
5529
5530
5531
5532
5533
5534
5535
5536
5537
5538
5539
5540
5541
5542
5543
5544
5545
5546
5547
5548
5549
5550
5551
5552
5553
5554
5555
5556
5557
5558
5559
5560
5561
5562
5563
5564
5565
5566
5567
5568
5569
5570
5571
5572
5573
5574
5575
5576
5577
5578
5579
5580
5581
5582
5583
5584
5585
5586
5587
5588
5589
5590
5591
5592
5593
5594
5595
5596
5597
5598
5599
5600
5601
5602
5603
5604
5605
5606
5607
5608
5609
5610
5611
5612
5613
5614
5615
5616
5617
5618
5619
5620
5621
5622
5623
5624
5625
5626
5627
5628
5629
5630
5631
5632
5633
5634
5635
5636
5637
5638
5639
5640
5641
5642
5643
5644
5645
5646
5647
5648
5649
5650
5651
5652
5653
5654
5655
5656
5657
5658
5659
5660
5661
5662
5663
5664
5665
5666
5667
5668
5669
5670
5671
5672
5673
5674
5675
5676
5677
5678
5679
5680
5681
5682
5683
5684
5685
5686
5687
5688
5689
5690
5691
5692
5693
5694
5695
5696
5697
5698
5699
5700
5701
5702
5703
5704
5705
5706
5707
5708
5709
5710
5711
5712
5713
5714
5715
5716
5717
5718
5719
5720
5721
5722
5723
5724
5725
5726
5727
5728
5729
5730
5731
5732
5733
5734
5735
5736
5737
5738
5739
5740
5741
5742
5743
5744
5745
5746
5747
5748
5749
5750
5751
5752
5753
5754
5755
5756
5757
5758
5759
5760
5761
5762
5763
5764
5765
5766
5767
5768
5769
5770
5771
5772
5773
5774
5775
5776
5777
5778
5779
5780
5781
5782
5783
5784
5785
5786
5787
5788
5789
5790
5791
5792
5793
5794
5795
5796
5797
5798
5799
5800
5801
5802
5803
5804
5805
5806
5807
5808
5809
5810
5811
5812
5813
5814
5815
5816
5817
5818
5819
5820
5821
5822
5823
5824
5825
5826
5827
5828
5829
5830
5831
5832
5833
5834
5835
5836
5837
5838
5839
5840
5841
5842
5843
5844
5845
5846
5847
5848
5849
5850
5851
5852
5853
5854
5855
5856
5857
5858
5859
5860
5861
5862
5863
5864
5865
5866
5867
5868
5869
5870
5871
5872
5873
5874
5875
5876
5877
5878
5879
5880
5881
5882
5883
5884
5885
5886
5887
5888
5889
5890
5891
5892
5893
5894
5895
5896
5897
5898
5899
5900
5901
5902
5903
5904
5905
5906
5907
5908
5909
5910
5911
5912
5913
5914
5915
5916
5917
5918
5919
5920
5921
5922
5923
5924
5925
5926
5927
5928
5929
5930
5931
5932
5933
5934
5935
5936
5937
5938
5939
5940
5941
5942
5943
5944
5945
5946
5947
5948
5949
5950
5951
5952
5953
5954
5955
5956
5957
5958
5959
5960
5961
5962
5963
5964
5965
5966
5967
5968
5969
5970
5971
5972
5973
5974
5975
5976
5977
5978
5979
5980
5981
5982
5983
5984
5985
5986
5987
5988
5989
5990
5991
5992
5993
5994
5995
5996
5997
5998
5999
6000
6001
6002
6003
6004
6005
6006
6007
6008
6009
6010
6011
6012
6013
6014
6015
6016
6017
6018
6019
6020
6021
6022
6023
6024
6025
6026
6027
6028
6029
6030
6031
6032
6033
6034
6035
6036
6037
6038
6039
6040
6041
6042
6043
6044
6045
6046
6047
6048
6049
6050
6051
6052
6053
6054
6055
6056
6057
6058
6059
6060
6061
6062
6063
6064
6065
6066
6067
6068
6069
6070
6071
6072
6073
6074
6075
6076
6077
6078
6079
6080
6081
6082
6083
6084
6085
6086
6087
6088
6089
6090
6091
6092
6093
6094
6095
6096
6097
6098
6099
6100
6101
6102
6103
6104
6105
6106
6107
6108
6109
6110
6111
6112
6113
6114
6115
6116
6117
6118
6119
6120
6121
6122
6123
6124
6125
6126
6127
6128
6129
6130
6131
6132
6133
6134
6135
6136
6137
6138
6139
6140
6141
6142
6143
6144
6145
6146
6147
6148
6149
6150
6151
6152
6153
6154
6155
6156
6157
6158
6159
6160
6161
6162
6163
6164
6165
6166
6167
6168
6169
6170
6171
6172
6173
6174
6175
6176
6177
6178
6179
6180
6181
6182
6183
6184
6185
6186
6187
6188
6189
6190
6191
6192
6193
6194
6195
6196
6197
6198
6199
6200
6201
6202
6203
6204
6205
6206
6207
6208
6209
6210
6211
6212
6213
6214
6215
6216
6217
6218
6219
6220
6221
6222
6223
6224
6225
6226
6227
6228
6229
6230
6231
6232
6233
6234
6235
6236
6237
6238
6239
6240
6241
6242
6243
6244
6245
6246
6247
6248
6249
6250
6251
6252
6253
6254
6255
6256
6257
6258
6259
6260
6261
6262
6263
6264
6265
6266
6267
6268
6269
6270
6271
6272
6273
6274
6275
6276
6277
6278
6279
6280
6281
6282
6283
6284
6285
6286
6287
6288
6289
6290
6291
6292
6293
6294
6295
6296
6297
6298
6299
6300
6301
6302
6303
6304
6305
6306
6307
6308
6309
6310
6311
6312
6313
6314
6315
6316
6317
6318
6319
6320
6321
6322
6323
6324
6325
6326
6327
6328
6329
6330
6331
6332
6333
6334
6335
6336
6337
6338
6339
6340
6341
6342
6343
6344
6345
6346
6347
6348
6349
6350
6351
6352
6353
6354
6355
6356
6357
6358
6359
6360
6361
6362
6363
6364
6365
6366
6367
6368
6369
6370
6371
6372
6373
6374
6375
6376
6377
6378
6379
6380
6381
6382
6383
6384
6385
6386
6387
6388
6389
6390
6391
6392
6393
6394
6395
6396
6397
6398
6399
6400
6401
6402
6403
6404
6405
6406
6407
6408
6409
6410
6411
6412
6413
6414
6415
6416
6417
6418
6419
6420
6421
6422
6423
6424
6425
6426
6427
6428
6429
6430
6431
6432
6433
6434
6435
6436
6437
6438
6439
6440
6441
6442
6443
6444
6445
6446
6447
6448
6449
6450
6451
6452
6453
6454
6455
6456
6457
6458
6459
6460
6461
6462
6463
6464
6465
6466
6467
6468
6469
6470
6471
6472
6473
6474
6475
6476
6477
6478
6479
6480
6481
6482
6483
6484
6485
6486
6487
6488
6489
6490
6491
6492
6493
6494
6495
6496
6497
6498
6499
6500
6501
6502
6503
6504
6505
6506
6507
6508
6509
6510
6511
6512
6513
6514
6515
6516
6517
6518
6519
6520
6521
6522
6523
6524
6525
6526
6527
6528
6529
6530
6531
6532
6533
6534
6535
6536
6537
6538
6539
6540
6541
6542
6543
6544
6545
6546
6547
6548
6549
6550
6551
6552
6553
6554
6555
6556
6557
6558
6559
6560
6561
6562
6563
6564
6565
6566
6567
6568
6569
6570
6571
6572
6573
6574
6575
6576
6577
6578
6579
6580
6581
6582
6583
6584
6585
6586
6587
6588
6589
6590
6591
6592
6593
6594
6595
6596
6597
6598
6599
6600
6601
6602
6603
6604
6605
6606
6607
6608
6609
6610
6611
6612
6613
6614
6615
6616
6617
6618
6619
6620
6621
6622
6623
6624
6625
6626
6627
6628
6629
6630
6631
6632
6633
6634
6635
6636
6637
6638
6639
6640
6641
6642
6643
6644
6645
6646
6647
6648
6649
6650
6651
6652
6653
6654
6655
6656
6657
6658
6659
6660
6661
6662
6663
6664
6665
6666
6667
6668
6669
6670
6671
6672
6673
6674
6675
6676
6677
6678
6679
6680
6681
6682
6683
6684
6685
6686
6687
6688
6689
6690
6691
6692
6693
6694
6695
6696
6697
6698
6699
6700
6701
6702
6703
6704
6705
6706
6707
6708
6709
6710
6711
6712
6713
6714
6715
6716
6717
6718
6719
6720
6721
6722
6723
6724
6725
6726
6727
6728
6729
6730
6731
6732
6733
6734
6735
6736
6737
6738
6739
6740
6741
6742
6743
6744
6745
6746
6747
6748
6749
6750
6751
6752
6753
6754
6755
6756
6757
6758
6759
6760
6761
6762
6763
6764
6765
6766
6767
6768
6769
6770
6771
6772
6773
6774
6775
6776
6777
6778
6779
6780
6781
6782
6783
6784
6785
6786
6787
6788
6789
6790
6791
6792
6793
6794
6795
6796
6797
6798
6799
6800
6801
6802
6803
6804
6805
6806
6807
6808
6809
6810
6811
6812
6813
6814
6815
6816
6817
6818
6819
6820
6821
6822
6823
6824
6825
6826
6827
6828
; SPDX-License-Identifier: Apache-2.0
circuit FPU :
  module FPU : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip inst : UInt<32>, flip fromint_data : UInt<64>, flip fcsr_rm : UInt<3>, fcsr_flags : {valid : UInt<1>, bits : UInt<5>}, store_data : UInt<64>, toint_data : UInt<64>, flip dmem_resp_val : UInt<1>, flip dmem_resp_type : UInt<3>, flip dmem_resp_tag : UInt<5>, flip dmem_resp_data : UInt<64>, flip valid : UInt<1>, fcsr_rdy : UInt<1>, nack_mem : UInt<1>, illegal_rm : UInt<1>, flip killx : UInt<1>, flip killm : UInt<1>, dec : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>}, sboard_set : UInt<1>, sboard_clr : UInt<1>, sboard_clra : UInt<5>, flip cp_req : {flip ready : UInt<1>, valid : UInt<1>, bits : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}}, cp_resp : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<65>, exc : UInt<5>}}}
    
    io is invalid
    io is invalid
    reg ex_reg_valid : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[FPU.scala 509:25]
    ex_reg_valid <= io.valid @[FPU.scala 509:25]
    node req_valid = or(ex_reg_valid, io.cp_req.valid) @[FPU.scala 510:32]
    reg ex_reg_inst : UInt<32>, clock @[Reg.scala 34:16]
    when io.valid : @[Reg.scala 35:19]
      ex_reg_inst <= io.inst @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    node ex_cp_valid = and(io.cp_req.ready, io.cp_req.valid) @[Decoupled.scala 30:37]
    node _T_215 = eq(io.killx, UInt<1>("h00")) @[FPU.scala 513:48]
    node _T_216 = and(ex_reg_valid, _T_215) @[FPU.scala 513:45]
    node _T_217 = or(_T_216, ex_cp_valid) @[FPU.scala 513:58]
    reg mem_reg_valid : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[FPU.scala 513:26]
    mem_reg_valid <= _T_217 @[FPU.scala 513:26]
    reg mem_reg_inst : UInt<32>, clock @[Reg.scala 34:16]
    when ex_reg_valid : @[Reg.scala 35:19]
      mem_reg_inst <= ex_reg_inst @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    reg mem_cp_valid : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[FPU.scala 515:25]
    mem_cp_valid <= ex_cp_valid @[FPU.scala 515:25]
    node _T_221 = or(io.killm, io.nack_mem) @[FPU.scala 516:25]
    node _T_223 = eq(mem_cp_valid, UInt<1>("h00")) @[FPU.scala 516:44]
    node killm = and(_T_221, _T_223) @[FPU.scala 516:41]
    node _T_225 = eq(killm, UInt<1>("h00")) @[FPU.scala 517:49]
    node _T_226 = or(_T_225, mem_cp_valid) @[FPU.scala 517:56]
    node _T_227 = and(mem_reg_valid, _T_226) @[FPU.scala 517:45]
    reg wb_reg_valid : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[FPU.scala 517:25]
    wb_reg_valid <= _T_227 @[FPU.scala 517:25]
    reg wb_cp_valid : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[FPU.scala 518:24]
    wb_cp_valid <= mem_cp_valid @[FPU.scala 518:24]
    inst fp_decoder of FPUDecoder @[FPU.scala 520:26]
    fp_decoder.io is invalid
    fp_decoder.clock <= clock
    fp_decoder.reset <= reset
    fp_decoder.io.inst <= io.inst @[FPU.scala 521:22]
    wire cp_ctrl : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>} @[FPU.scala 523:21]
    cp_ctrl is invalid @[FPU.scala 523:21]
    cp_ctrl <- io.cp_req.bits @[FPU.scala 524:11]
    io.cp_resp.valid <= UInt<1>("h00") @[FPU.scala 525:20]
    io.cp_resp.bits.data <= UInt<1>("h00") @[FPU.scala 526:24]
    reg _T_282 : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>}, clock @[Reg.scala 34:16]
    when io.valid : @[Reg.scala 35:19]
      _T_282 <- fp_decoder.io.sigs @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    node ex_ctrl = mux(ex_cp_valid, cp_ctrl, _T_282) @[FPU.scala 529:20]
    reg mem_ctrl : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>}, clock @[Reg.scala 34:16]
    when req_valid : @[Reg.scala 35:19]
      mem_ctrl <- ex_ctrl @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    reg wb_ctrl : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>}, clock @[Reg.scala 34:16]
    when mem_reg_valid : @[Reg.scala 35:19]
      wb_ctrl <- mem_ctrl @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    reg load_wb : UInt<1>, clock @[FPU.scala 534:20]
    load_wb <= io.dmem_resp_val @[FPU.scala 534:20]
    node _T_381 = bits(io.dmem_resp_type, 0, 0) @[FPU.scala 535:52]
    node _T_383 = eq(_T_381, UInt<1>("h00")) @[FPU.scala 535:34]
    reg load_wb_single : UInt<1>, clock @[Reg.scala 34:16]
    when io.dmem_resp_val : @[Reg.scala 35:19]
      load_wb_single <= _T_383 @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    reg load_wb_data : UInt<64>, clock @[Reg.scala 34:16]
    when io.dmem_resp_val : @[Reg.scala 35:19]
      load_wb_data <= io.dmem_resp_data @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    reg load_wb_tag : UInt<5>, clock @[Reg.scala 34:16]
    when io.dmem_resp_val : @[Reg.scala 35:19]
      load_wb_tag <= io.dmem_resp_tag @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    node _T_387 = bits(load_wb_data, 31, 31) @[recFNFromFN.scala 47:22]
    node _T_388 = bits(load_wb_data, 30, 23) @[recFNFromFN.scala 48:23]
    node _T_389 = bits(load_wb_data, 22, 0) @[recFNFromFN.scala 49:25]
    node _T_391 = eq(_T_388, UInt<1>("h00")) @[recFNFromFN.scala 51:34]
    node _T_393 = eq(_T_389, UInt<1>("h00")) @[recFNFromFN.scala 52:38]
    node _T_394 = and(_T_391, _T_393) @[recFNFromFN.scala 53:34]
    node _T_395 = shl(_T_389, 9) @[recFNFromFN.scala 56:26]
    node _T_396 = bits(_T_395, 31, 16) @[CircuitMath.scala 35:17]
    node _T_397 = bits(_T_395, 15, 0) @[CircuitMath.scala 36:17]
    node _T_399 = neq(_T_396, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_400 = bits(_T_396, 15, 8) @[CircuitMath.scala 35:17]
    node _T_401 = bits(_T_396, 7, 0) @[CircuitMath.scala 36:17]
    node _T_403 = neq(_T_400, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_404 = bits(_T_400, 7, 4) @[CircuitMath.scala 35:17]
    node _T_405 = bits(_T_400, 3, 0) @[CircuitMath.scala 36:17]
    node _T_407 = neq(_T_404, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_408 = bits(_T_404, 3, 3) @[CircuitMath.scala 32:12]
    node _T_410 = bits(_T_404, 2, 2) @[CircuitMath.scala 32:12]
    node _T_412 = bits(_T_404, 1, 1) @[CircuitMath.scala 30:8]
    node _T_413 = mux(_T_410, UInt<2>("h02"), _T_412) @[CircuitMath.scala 32:10]
    node _T_414 = mux(_T_408, UInt<2>("h03"), _T_413) @[CircuitMath.scala 32:10]
    node _T_415 = bits(_T_405, 3, 3) @[CircuitMath.scala 32:12]
    node _T_417 = bits(_T_405, 2, 2) @[CircuitMath.scala 32:12]
    node _T_419 = bits(_T_405, 1, 1) @[CircuitMath.scala 30:8]
    node _T_420 = mux(_T_417, UInt<2>("h02"), _T_419) @[CircuitMath.scala 32:10]
    node _T_421 = mux(_T_415, UInt<2>("h03"), _T_420) @[CircuitMath.scala 32:10]
    node _T_422 = mux(_T_407, _T_414, _T_421) @[CircuitMath.scala 38:21]
    node _T_423 = cat(_T_407, _T_422) @[Cat.scala 30:58]
    node _T_424 = bits(_T_401, 7, 4) @[CircuitMath.scala 35:17]
    node _T_425 = bits(_T_401, 3, 0) @[CircuitMath.scala 36:17]
    node _T_427 = neq(_T_424, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_428 = bits(_T_424, 3, 3) @[CircuitMath.scala 32:12]
    node _T_430 = bits(_T_424, 2, 2) @[CircuitMath.scala 32:12]
    node _T_432 = bits(_T_424, 1, 1) @[CircuitMath.scala 30:8]
    node _T_433 = mux(_T_430, UInt<2>("h02"), _T_432) @[CircuitMath.scala 32:10]
    node _T_434 = mux(_T_428, UInt<2>("h03"), _T_433) @[CircuitMath.scala 32:10]
    node _T_435 = bits(_T_425, 3, 3) @[CircuitMath.scala 32:12]
    node _T_437 = bits(_T_425, 2, 2) @[CircuitMath.scala 32:12]
    node _T_439 = bits(_T_425, 1, 1) @[CircuitMath.scala 30:8]
    node _T_440 = mux(_T_437, UInt<2>("h02"), _T_439) @[CircuitMath.scala 32:10]
    node _T_441 = mux(_T_435, UInt<2>("h03"), _T_440) @[CircuitMath.scala 32:10]
    node _T_442 = mux(_T_427, _T_434, _T_441) @[CircuitMath.scala 38:21]
    node _T_443 = cat(_T_427, _T_442) @[Cat.scala 30:58]
    node _T_444 = mux(_T_403, _T_423, _T_443) @[CircuitMath.scala 38:21]
    node _T_445 = cat(_T_403, _T_444) @[Cat.scala 30:58]
    node _T_446 = bits(_T_397, 15, 8) @[CircuitMath.scala 35:17]
    node _T_447 = bits(_T_397, 7, 0) @[CircuitMath.scala 36:17]
    node _T_449 = neq(_T_446, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_450 = bits(_T_446, 7, 4) @[CircuitMath.scala 35:17]
    node _T_451 = bits(_T_446, 3, 0) @[CircuitMath.scala 36:17]
    node _T_453 = neq(_T_450, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_454 = bits(_T_450, 3, 3) @[CircuitMath.scala 32:12]
    node _T_456 = bits(_T_450, 2, 2) @[CircuitMath.scala 32:12]
    node _T_458 = bits(_T_450, 1, 1) @[CircuitMath.scala 30:8]
    node _T_459 = mux(_T_456, UInt<2>("h02"), _T_458) @[CircuitMath.scala 32:10]
    node _T_460 = mux(_T_454, UInt<2>("h03"), _T_459) @[CircuitMath.scala 32:10]
    node _T_461 = bits(_T_451, 3, 3) @[CircuitMath.scala 32:12]
    node _T_463 = bits(_T_451, 2, 2) @[CircuitMath.scala 32:12]
    node _T_465 = bits(_T_451, 1, 1) @[CircuitMath.scala 30:8]
    node _T_466 = mux(_T_463, UInt<2>("h02"), _T_465) @[CircuitMath.scala 32:10]
    node _T_467 = mux(_T_461, UInt<2>("h03"), _T_466) @[CircuitMath.scala 32:10]
    node _T_468 = mux(_T_453, _T_460, _T_467) @[CircuitMath.scala 38:21]
    node _T_469 = cat(_T_453, _T_468) @[Cat.scala 30:58]
    node _T_470 = bits(_T_447, 7, 4) @[CircuitMath.scala 35:17]
    node _T_471 = bits(_T_447, 3, 0) @[CircuitMath.scala 36:17]
    node _T_473 = neq(_T_470, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_474 = bits(_T_470, 3, 3) @[CircuitMath.scala 32:12]
    node _T_476 = bits(_T_470, 2, 2) @[CircuitMath.scala 32:12]
    node _T_478 = bits(_T_470, 1, 1) @[CircuitMath.scala 30:8]
    node _T_479 = mux(_T_476, UInt<2>("h02"), _T_478) @[CircuitMath.scala 32:10]
    node _T_480 = mux(_T_474, UInt<2>("h03"), _T_479) @[CircuitMath.scala 32:10]
    node _T_481 = bits(_T_471, 3, 3) @[CircuitMath.scala 32:12]
    node _T_483 = bits(_T_471, 2, 2) @[CircuitMath.scala 32:12]
    node _T_485 = bits(_T_471, 1, 1) @[CircuitMath.scala 30:8]
    node _T_486 = mux(_T_483, UInt<2>("h02"), _T_485) @[CircuitMath.scala 32:10]
    node _T_487 = mux(_T_481, UInt<2>("h03"), _T_486) @[CircuitMath.scala 32:10]
    node _T_488 = mux(_T_473, _T_480, _T_487) @[CircuitMath.scala 38:21]
    node _T_489 = cat(_T_473, _T_488) @[Cat.scala 30:58]
    node _T_490 = mux(_T_449, _T_469, _T_489) @[CircuitMath.scala 38:21]
    node _T_491 = cat(_T_449, _T_490) @[Cat.scala 30:58]
    node _T_492 = mux(_T_399, _T_445, _T_491) @[CircuitMath.scala 38:21]
    node _T_493 = cat(_T_399, _T_492) @[Cat.scala 30:58]
    node _T_494 = not(_T_493) @[recFNFromFN.scala 56:13]
    node _T_495 = dshl(_T_389, _T_494) @[recFNFromFN.scala 58:25]
    node _T_496 = bits(_T_495, 21, 0) @[recFNFromFN.scala 58:37]
    node _T_498 = cat(_T_496, UInt<1>("h00")) @[Cat.scala 30:58]
    node _T_503 = mux(UInt<1>("h01"), UInt<9>("h01ff"), UInt<9>("h00")) @[Bitwise.scala 71:12]
    node _T_504 = xor(_T_494, _T_503) @[recFNFromFN.scala 62:27]
    node _T_505 = mux(_T_391, _T_504, _T_388) @[recFNFromFN.scala 61:16]
    node _T_509 = mux(_T_391, UInt<2>("h02"), UInt<1>("h01")) @[recFNFromFN.scala 64:47]
    node _T_510 = or(UInt<8>("h080"), _T_509) @[recFNFromFN.scala 64:42]
    node _T_511 = add(_T_505, _T_510) @[recFNFromFN.scala 64:15]
    node _T_512 = tail(_T_511, 1) @[recFNFromFN.scala 64:15]
    node _T_513 = bits(_T_512, 8, 7) @[recFNFromFN.scala 67:25]
    node _T_515 = eq(_T_513, UInt<2>("h03")) @[recFNFromFN.scala 67:50]
    node _T_517 = eq(_T_393, UInt<1>("h00")) @[recFNFromFN.scala 68:17]
    node _T_518 = and(_T_515, _T_517) @[recFNFromFN.scala 67:63]
    node _T_519 = bits(_T_394, 0, 0) @[Bitwise.scala 71:15]
    node _T_522 = mux(_T_519, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 71:12]
    node _T_523 = shl(_T_522, 6) @[recFNFromFN.scala 71:45]
    node _T_524 = not(_T_523) @[recFNFromFN.scala 71:28]
    node _T_525 = and(_T_512, _T_524) @[recFNFromFN.scala 71:26]
    node _T_526 = shl(_T_518, 6) @[recFNFromFN.scala 72:22]
    node _T_527 = or(_T_525, _T_526) @[recFNFromFN.scala 71:64]
    node _T_528 = mux(_T_391, _T_498, _T_389) @[recFNFromFN.scala 73:27]
    node _T_529 = cat(_T_387, _T_527) @[Cat.scala 30:58]
    node rec_s = cat(_T_529, _T_528) @[Cat.scala 30:58]
    node _T_530 = bits(load_wb_data, 63, 63) @[recFNFromFN.scala 47:22]
    node _T_531 = bits(load_wb_data, 62, 52) @[recFNFromFN.scala 48:23]
    node _T_532 = bits(load_wb_data, 51, 0) @[recFNFromFN.scala 49:25]
    node _T_534 = eq(_T_531, UInt<1>("h00")) @[recFNFromFN.scala 51:34]
    node _T_536 = eq(_T_532, UInt<1>("h00")) @[recFNFromFN.scala 52:38]
    node _T_537 = and(_T_534, _T_536) @[recFNFromFN.scala 53:34]
    node _T_538 = shl(_T_532, 12) @[recFNFromFN.scala 56:26]
    node _T_539 = bits(_T_538, 63, 32) @[CircuitMath.scala 35:17]
    node _T_540 = bits(_T_538, 31, 0) @[CircuitMath.scala 36:17]
    node _T_542 = neq(_T_539, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_543 = bits(_T_539, 31, 16) @[CircuitMath.scala 35:17]
    node _T_544 = bits(_T_539, 15, 0) @[CircuitMath.scala 36:17]
    node _T_546 = neq(_T_543, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_547 = bits(_T_543, 15, 8) @[CircuitMath.scala 35:17]
    node _T_548 = bits(_T_543, 7, 0) @[CircuitMath.scala 36:17]
    node _T_550 = neq(_T_547, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_551 = bits(_T_547, 7, 4) @[CircuitMath.scala 35:17]
    node _T_552 = bits(_T_547, 3, 0) @[CircuitMath.scala 36:17]
    node _T_554 = neq(_T_551, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_555 = bits(_T_551, 3, 3) @[CircuitMath.scala 32:12]
    node _T_557 = bits(_T_551, 2, 2) @[CircuitMath.scala 32:12]
    node _T_559 = bits(_T_551, 1, 1) @[CircuitMath.scala 30:8]
    node _T_560 = mux(_T_557, UInt<2>("h02"), _T_559) @[CircuitMath.scala 32:10]
    node _T_561 = mux(_T_555, UInt<2>("h03"), _T_560) @[CircuitMath.scala 32:10]
    node _T_562 = bits(_T_552, 3, 3) @[CircuitMath.scala 32:12]
    node _T_564 = bits(_T_552, 2, 2) @[CircuitMath.scala 32:12]
    node _T_566 = bits(_T_552, 1, 1) @[CircuitMath.scala 30:8]
    node _T_567 = mux(_T_564, UInt<2>("h02"), _T_566) @[CircuitMath.scala 32:10]
    node _T_568 = mux(_T_562, UInt<2>("h03"), _T_567) @[CircuitMath.scala 32:10]
    node _T_569 = mux(_T_554, _T_561, _T_568) @[CircuitMath.scala 38:21]
    node _T_570 = cat(_T_554, _T_569) @[Cat.scala 30:58]
    node _T_571 = bits(_T_548, 7, 4) @[CircuitMath.scala 35:17]
    node _T_572 = bits(_T_548, 3, 0) @[CircuitMath.scala 36:17]
    node _T_574 = neq(_T_571, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_575 = bits(_T_571, 3, 3) @[CircuitMath.scala 32:12]
    node _T_577 = bits(_T_571, 2, 2) @[CircuitMath.scala 32:12]
    node _T_579 = bits(_T_571, 1, 1) @[CircuitMath.scala 30:8]
    node _T_580 = mux(_T_577, UInt<2>("h02"), _T_579) @[CircuitMath.scala 32:10]
    node _T_581 = mux(_T_575, UInt<2>("h03"), _T_580) @[CircuitMath.scala 32:10]
    node _T_582 = bits(_T_572, 3, 3) @[CircuitMath.scala 32:12]
    node _T_584 = bits(_T_572, 2, 2) @[CircuitMath.scala 32:12]
    node _T_586 = bits(_T_572, 1, 1) @[CircuitMath.scala 30:8]
    node _T_587 = mux(_T_584, UInt<2>("h02"), _T_586) @[CircuitMath.scala 32:10]
    node _T_588 = mux(_T_582, UInt<2>("h03"), _T_587) @[CircuitMath.scala 32:10]
    node _T_589 = mux(_T_574, _T_581, _T_588) @[CircuitMath.scala 38:21]
    node _T_590 = cat(_T_574, _T_589) @[Cat.scala 30:58]
    node _T_591 = mux(_T_550, _T_570, _T_590) @[CircuitMath.scala 38:21]
    node _T_592 = cat(_T_550, _T_591) @[Cat.scala 30:58]
    node _T_593 = bits(_T_544, 15, 8) @[CircuitMath.scala 35:17]
    node _T_594 = bits(_T_544, 7, 0) @[CircuitMath.scala 36:17]
    node _T_596 = neq(_T_593, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_597 = bits(_T_593, 7, 4) @[CircuitMath.scala 35:17]
    node _T_598 = bits(_T_593, 3, 0) @[CircuitMath.scala 36:17]
    node _T_600 = neq(_T_597, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_601 = bits(_T_597, 3, 3) @[CircuitMath.scala 32:12]
    node _T_603 = bits(_T_597, 2, 2) @[CircuitMath.scala 32:12]
    node _T_605 = bits(_T_597, 1, 1) @[CircuitMath.scala 30:8]
    node _T_606 = mux(_T_603, UInt<2>("h02"), _T_605) @[CircuitMath.scala 32:10]
    node _T_607 = mux(_T_601, UInt<2>("h03"), _T_606) @[CircuitMath.scala 32:10]
    node _T_608 = bits(_T_598, 3, 3) @[CircuitMath.scala 32:12]
    node _T_610 = bits(_T_598, 2, 2) @[CircuitMath.scala 32:12]
    node _T_612 = bits(_T_598, 1, 1) @[CircuitMath.scala 30:8]
    node _T_613 = mux(_T_610, UInt<2>("h02"), _T_612) @[CircuitMath.scala 32:10]
    node _T_614 = mux(_T_608, UInt<2>("h03"), _T_613) @[CircuitMath.scala 32:10]
    node _T_615 = mux(_T_600, _T_607, _T_614) @[CircuitMath.scala 38:21]
    node _T_616 = cat(_T_600, _T_615) @[Cat.scala 30:58]
    node _T_617 = bits(_T_594, 7, 4) @[CircuitMath.scala 35:17]
    node _T_618 = bits(_T_594, 3, 0) @[CircuitMath.scala 36:17]
    node _T_620 = neq(_T_617, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_621 = bits(_T_617, 3, 3) @[CircuitMath.scala 32:12]
    node _T_623 = bits(_T_617, 2, 2) @[CircuitMath.scala 32:12]
    node _T_625 = bits(_T_617, 1, 1) @[CircuitMath.scala 30:8]
    node _T_626 = mux(_T_623, UInt<2>("h02"), _T_625) @[CircuitMath.scala 32:10]
    node _T_627 = mux(_T_621, UInt<2>("h03"), _T_626) @[CircuitMath.scala 32:10]
    node _T_628 = bits(_T_618, 3, 3) @[CircuitMath.scala 32:12]
    node _T_630 = bits(_T_618, 2, 2) @[CircuitMath.scala 32:12]
    node _T_632 = bits(_T_618, 1, 1) @[CircuitMath.scala 30:8]
    node _T_633 = mux(_T_630, UInt<2>("h02"), _T_632) @[CircuitMath.scala 32:10]
    node _T_634 = mux(_T_628, UInt<2>("h03"), _T_633) @[CircuitMath.scala 32:10]
    node _T_635 = mux(_T_620, _T_627, _T_634) @[CircuitMath.scala 38:21]
    node _T_636 = cat(_T_620, _T_635) @[Cat.scala 30:58]
    node _T_637 = mux(_T_596, _T_616, _T_636) @[CircuitMath.scala 38:21]
    node _T_638 = cat(_T_596, _T_637) @[Cat.scala 30:58]
    node _T_639 = mux(_T_546, _T_592, _T_638) @[CircuitMath.scala 38:21]
    node _T_640 = cat(_T_546, _T_639) @[Cat.scala 30:58]
    node _T_641 = bits(_T_540, 31, 16) @[CircuitMath.scala 35:17]
    node _T_642 = bits(_T_540, 15, 0) @[CircuitMath.scala 36:17]
    node _T_644 = neq(_T_641, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_645 = bits(_T_641, 15, 8) @[CircuitMath.scala 35:17]
    node _T_646 = bits(_T_641, 7, 0) @[CircuitMath.scala 36:17]
    node _T_648 = neq(_T_645, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_649 = bits(_T_645, 7, 4) @[CircuitMath.scala 35:17]
    node _T_650 = bits(_T_645, 3, 0) @[CircuitMath.scala 36:17]
    node _T_652 = neq(_T_649, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_653 = bits(_T_649, 3, 3) @[CircuitMath.scala 32:12]
    node _T_655 = bits(_T_649, 2, 2) @[CircuitMath.scala 32:12]
    node _T_657 = bits(_T_649, 1, 1) @[CircuitMath.scala 30:8]
    node _T_658 = mux(_T_655, UInt<2>("h02"), _T_657) @[CircuitMath.scala 32:10]
    node _T_659 = mux(_T_653, UInt<2>("h03"), _T_658) @[CircuitMath.scala 32:10]
    node _T_660 = bits(_T_650, 3, 3) @[CircuitMath.scala 32:12]
    node _T_662 = bits(_T_650, 2, 2) @[CircuitMath.scala 32:12]
    node _T_664 = bits(_T_650, 1, 1) @[CircuitMath.scala 30:8]
    node _T_665 = mux(_T_662, UInt<2>("h02"), _T_664) @[CircuitMath.scala 32:10]
    node _T_666 = mux(_T_660, UInt<2>("h03"), _T_665) @[CircuitMath.scala 32:10]
    node _T_667 = mux(_T_652, _T_659, _T_666) @[CircuitMath.scala 38:21]
    node _T_668 = cat(_T_652, _T_667) @[Cat.scala 30:58]
    node _T_669 = bits(_T_646, 7, 4) @[CircuitMath.scala 35:17]
    node _T_670 = bits(_T_646, 3, 0) @[CircuitMath.scala 36:17]
    node _T_672 = neq(_T_669, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_673 = bits(_T_669, 3, 3) @[CircuitMath.scala 32:12]
    node _T_675 = bits(_T_669, 2, 2) @[CircuitMath.scala 32:12]
    node _T_677 = bits(_T_669, 1, 1) @[CircuitMath.scala 30:8]
    node _T_678 = mux(_T_675, UInt<2>("h02"), _T_677) @[CircuitMath.scala 32:10]
    node _T_679 = mux(_T_673, UInt<2>("h03"), _T_678) @[CircuitMath.scala 32:10]
    node _T_680 = bits(_T_670, 3, 3) @[CircuitMath.scala 32:12]
    node _T_682 = bits(_T_670, 2, 2) @[CircuitMath.scala 32:12]
    node _T_684 = bits(_T_670, 1, 1) @[CircuitMath.scala 30:8]
    node _T_685 = mux(_T_682, UInt<2>("h02"), _T_684) @[CircuitMath.scala 32:10]
    node _T_686 = mux(_T_680, UInt<2>("h03"), _T_685) @[CircuitMath.scala 32:10]
    node _T_687 = mux(_T_672, _T_679, _T_686) @[CircuitMath.scala 38:21]
    node _T_688 = cat(_T_672, _T_687) @[Cat.scala 30:58]
    node _T_689 = mux(_T_648, _T_668, _T_688) @[CircuitMath.scala 38:21]
    node _T_690 = cat(_T_648, _T_689) @[Cat.scala 30:58]
    node _T_691 = bits(_T_642, 15, 8) @[CircuitMath.scala 35:17]
    node _T_692 = bits(_T_642, 7, 0) @[CircuitMath.scala 36:17]
    node _T_694 = neq(_T_691, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_695 = bits(_T_691, 7, 4) @[CircuitMath.scala 35:17]
    node _T_696 = bits(_T_691, 3, 0) @[CircuitMath.scala 36:17]
    node _T_698 = neq(_T_695, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_699 = bits(_T_695, 3, 3) @[CircuitMath.scala 32:12]
    node _T_701 = bits(_T_695, 2, 2) @[CircuitMath.scala 32:12]
    node _T_703 = bits(_T_695, 1, 1) @[CircuitMath.scala 30:8]
    node _T_704 = mux(_T_701, UInt<2>("h02"), _T_703) @[CircuitMath.scala 32:10]
    node _T_705 = mux(_T_699, UInt<2>("h03"), _T_704) @[CircuitMath.scala 32:10]
    node _T_706 = bits(_T_696, 3, 3) @[CircuitMath.scala 32:12]
    node _T_708 = bits(_T_696, 2, 2) @[CircuitMath.scala 32:12]
    node _T_710 = bits(_T_696, 1, 1) @[CircuitMath.scala 30:8]
    node _T_711 = mux(_T_708, UInt<2>("h02"), _T_710) @[CircuitMath.scala 32:10]
    node _T_712 = mux(_T_706, UInt<2>("h03"), _T_711) @[CircuitMath.scala 32:10]
    node _T_713 = mux(_T_698, _T_705, _T_712) @[CircuitMath.scala 38:21]
    node _T_714 = cat(_T_698, _T_713) @[Cat.scala 30:58]
    node _T_715 = bits(_T_692, 7, 4) @[CircuitMath.scala 35:17]
    node _T_716 = bits(_T_692, 3, 0) @[CircuitMath.scala 36:17]
    node _T_718 = neq(_T_715, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_719 = bits(_T_715, 3, 3) @[CircuitMath.scala 32:12]
    node _T_721 = bits(_T_715, 2, 2) @[CircuitMath.scala 32:12]
    node _T_723 = bits(_T_715, 1, 1) @[CircuitMath.scala 30:8]
    node _T_724 = mux(_T_721, UInt<2>("h02"), _T_723) @[CircuitMath.scala 32:10]
    node _T_725 = mux(_T_719, UInt<2>("h03"), _T_724) @[CircuitMath.scala 32:10]
    node _T_726 = bits(_T_716, 3, 3) @[CircuitMath.scala 32:12]
    node _T_728 = bits(_T_716, 2, 2) @[CircuitMath.scala 32:12]
    node _T_730 = bits(_T_716, 1, 1) @[CircuitMath.scala 30:8]
    node _T_731 = mux(_T_728, UInt<2>("h02"), _T_730) @[CircuitMath.scala 32:10]
    node _T_732 = mux(_T_726, UInt<2>("h03"), _T_731) @[CircuitMath.scala 32:10]
    node _T_733 = mux(_T_718, _T_725, _T_732) @[CircuitMath.scala 38:21]
    node _T_734 = cat(_T_718, _T_733) @[Cat.scala 30:58]
    node _T_735 = mux(_T_694, _T_714, _T_734) @[CircuitMath.scala 38:21]
    node _T_736 = cat(_T_694, _T_735) @[Cat.scala 30:58]
    node _T_737 = mux(_T_644, _T_690, _T_736) @[CircuitMath.scala 38:21]
    node _T_738 = cat(_T_644, _T_737) @[Cat.scala 30:58]
    node _T_739 = mux(_T_542, _T_640, _T_738) @[CircuitMath.scala 38:21]
    node _T_740 = cat(_T_542, _T_739) @[Cat.scala 30:58]
    node _T_741 = not(_T_740) @[recFNFromFN.scala 56:13]
    node _T_742 = dshl(_T_532, _T_741) @[recFNFromFN.scala 58:25]
    node _T_743 = bits(_T_742, 50, 0) @[recFNFromFN.scala 58:37]
    node _T_745 = cat(_T_743, UInt<1>("h00")) @[Cat.scala 30:58]
    node _T_750 = mux(UInt<1>("h01"), UInt<12>("h0fff"), UInt<12>("h00")) @[Bitwise.scala 71:12]
    node _T_751 = xor(_T_741, _T_750) @[recFNFromFN.scala 62:27]
    node _T_752 = mux(_T_534, _T_751, _T_531) @[recFNFromFN.scala 61:16]
    node _T_756 = mux(_T_534, UInt<2>("h02"), UInt<1>("h01")) @[recFNFromFN.scala 64:47]
    node _T_757 = or(UInt<11>("h0400"), _T_756) @[recFNFromFN.scala 64:42]
    node _T_758 = add(_T_752, _T_757) @[recFNFromFN.scala 64:15]
    node _T_759 = tail(_T_758, 1) @[recFNFromFN.scala 64:15]
    node _T_760 = bits(_T_759, 11, 10) @[recFNFromFN.scala 67:25]
    node _T_762 = eq(_T_760, UInt<2>("h03")) @[recFNFromFN.scala 67:50]
    node _T_764 = eq(_T_536, UInt<1>("h00")) @[recFNFromFN.scala 68:17]
    node _T_765 = and(_T_762, _T_764) @[recFNFromFN.scala 67:63]
    node _T_766 = bits(_T_537, 0, 0) @[Bitwise.scala 71:15]
    node _T_769 = mux(_T_766, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 71:12]
    node _T_770 = shl(_T_769, 9) @[recFNFromFN.scala 71:45]
    node _T_771 = not(_T_770) @[recFNFromFN.scala 71:28]
    node _T_772 = and(_T_759, _T_771) @[recFNFromFN.scala 71:26]
    node _T_773 = shl(_T_765, 9) @[recFNFromFN.scala 72:22]
    node _T_774 = or(_T_772, _T_773) @[recFNFromFN.scala 71:64]
    node _T_775 = mux(_T_534, _T_745, _T_532) @[recFNFromFN.scala 73:27]
    node _T_776 = cat(_T_530, _T_774) @[Cat.scala 30:58]
    node _T_777 = cat(_T_776, _T_775) @[Cat.scala 30:58]
    node _T_779 = or(rec_s, UInt<65>("h0e004000000000000")) @[FPU.scala 543:33]
    node load_wb_data_recoded = mux(load_wb_single, _T_779, _T_777) @[FPU.scala 543:10]
    cmem regfile : UInt<65>[32] @[FPU.scala 547:20]
    when load_wb : @[FPU.scala 548:18]
      infer mport _T_782 = regfile[load_wb_tag], clock
      _T_782 <= load_wb_data_recoded @[FPU.scala 549:26]
      skip @[FPU.scala 548:18]
    reg ex_ra1 : UInt, clock @[FPU.scala 554:53]
    reg ex_ra2 : UInt, clock @[FPU.scala 554:53]
    reg ex_ra3 : UInt, clock @[FPU.scala 554:53]
    when io.valid : @[FPU.scala 555:19]
      when fp_decoder.io.sigs.ren1 : @[FPU.scala 556:25]
        node _T_787 = eq(fp_decoder.io.sigs.swap12, UInt<1>("h00")) @[FPU.scala 557:13]
        when _T_787 : @[FPU.scala 557:30]
          node _T_788 = bits(io.inst, 19, 15) @[FPU.scala 557:49]
          ex_ra1 <= _T_788 @[FPU.scala 557:39]
          skip @[FPU.scala 557:30]
        when fp_decoder.io.sigs.swap12 : @[FPU.scala 558:29]
          node _T_789 = bits(io.inst, 19, 15) @[FPU.scala 558:48]
          ex_ra2 <= _T_789 @[FPU.scala 558:38]
          skip @[FPU.scala 558:29]
        skip @[FPU.scala 556:25]
      when fp_decoder.io.sigs.ren2 : @[FPU.scala 560:25]
        when fp_decoder.io.sigs.swap12 : @[FPU.scala 561:29]
          node _T_790 = bits(io.inst, 24, 20) @[FPU.scala 561:48]
          ex_ra1 <= _T_790 @[FPU.scala 561:38]
          skip @[FPU.scala 561:29]
        when fp_decoder.io.sigs.swap23 : @[FPU.scala 562:29]
          node _T_791 = bits(io.inst, 24, 20) @[FPU.scala 562:48]
          ex_ra3 <= _T_791 @[FPU.scala 562:38]
          skip @[FPU.scala 562:29]
        node _T_793 = eq(fp_decoder.io.sigs.swap12, UInt<1>("h00")) @[FPU.scala 563:13]
        node _T_795 = eq(fp_decoder.io.sigs.swap23, UInt<1>("h00")) @[FPU.scala 563:32]
        node _T_796 = and(_T_793, _T_795) @[FPU.scala 563:29]
        when _T_796 : @[FPU.scala 563:49]
          node _T_797 = bits(io.inst, 24, 20) @[FPU.scala 563:68]
          ex_ra2 <= _T_797 @[FPU.scala 563:58]
          skip @[FPU.scala 563:49]
        skip @[FPU.scala 560:25]
      when fp_decoder.io.sigs.ren3 : @[FPU.scala 565:25]
        node _T_798 = bits(io.inst, 31, 27) @[FPU.scala 565:44]
        ex_ra3 <= _T_798 @[FPU.scala 565:34]
        skip @[FPU.scala 565:25]
      skip @[FPU.scala 555:19]
    node _T_799 = bits(ex_reg_inst, 14, 12) @[FPU.scala 567:30]
    node _T_801 = eq(_T_799, UInt<3>("h07")) @[FPU.scala 567:38]
    node _T_802 = bits(ex_reg_inst, 14, 12) @[FPU.scala 567:74]
    node ex_rm = mux(_T_801, io.fcsr_rm, _T_802) @[FPU.scala 567:18]
    wire req : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>} @[FPU.scala 569:17]
    req is invalid @[FPU.scala 569:17]
    req <- ex_ctrl @[FPU.scala 570:7]
    req.rm <= ex_rm @[FPU.scala 571:10]
    node _T_847 = or(ex_ra1, UInt<5>("h00"))
    node _T_848 = bits(_T_847, 4, 0)
    infer mport _T_849 = regfile[_T_848], clock
    req.in1 <= _T_849 @[FPU.scala 572:11]
    node _T_851 = or(ex_ra2, UInt<5>("h00"))
    node _T_852 = bits(_T_851, 4, 0)
    infer mport _T_853 = regfile[_T_852], clock
    req.in2 <= _T_853 @[FPU.scala 573:11]
    node _T_855 = or(ex_ra3, UInt<5>("h00"))
    node _T_856 = bits(_T_855, 4, 0)
    infer mport _T_857 = regfile[_T_856], clock
    req.in3 <= _T_857 @[FPU.scala 574:11]
    node _T_858 = bits(ex_reg_inst, 21, 20) @[FPU.scala 575:25]
    req.typ <= _T_858 @[FPU.scala 575:11]
    when ex_cp_valid : @[FPU.scala 576:22]
      req <- io.cp_req.bits @[FPU.scala 577:9]
      when io.cp_req.bits.swap23 : @[FPU.scala 578:34]
        req.in2 <= io.cp_req.bits.in3 @[FPU.scala 579:15]
        req.in3 <= io.cp_req.bits.in2 @[FPU.scala 580:15]
        skip @[FPU.scala 578:34]
      skip @[FPU.scala 576:22]
    inst sfma of FPUFMAPipe @[FPU.scala 584:20]
    sfma.io is invalid
    sfma.clock <= clock
    sfma.reset <= reset
    node _T_859 = and(req_valid, ex_ctrl.fma) @[FPU.scala 585:33]
    node _T_860 = and(_T_859, ex_ctrl.single) @[FPU.scala 585:48]
    sfma.io.in.valid <= _T_860 @[FPU.scala 585:20]
    sfma.io.in.bits <- req @[FPU.scala 586:19]
    inst fpiu of FPToInt @[FPU.scala 588:20]
    fpiu.io is invalid
    fpiu.clock <= clock
    fpiu.reset <= reset
    node _T_861 = or(ex_ctrl.toint, ex_ctrl.div) @[FPU.scala 589:51]
    node _T_862 = or(_T_861, ex_ctrl.sqrt) @[FPU.scala 589:66]
    node _T_865 = and(ex_ctrl.cmd, UInt<4>("h0d")) @[FPU.scala 589:97]
    node _T_866 = eq(UInt<3>("h05"), _T_865) @[FPU.scala 589:97]
    node _T_867 = or(_T_862, _T_866) @[FPU.scala 589:82]
    node _T_868 = and(req_valid, _T_867) @[FPU.scala 589:33]
    fpiu.io.in.valid <= _T_868 @[FPU.scala 589:20]
    fpiu.io.in.bits <- req @[FPU.scala 590:19]
    io.store_data <= fpiu.io.out.bits.store @[FPU.scala 591:17]
    io.toint_data <= fpiu.io.out.bits.toint @[FPU.scala 592:17]
    node _T_869 = and(fpiu.io.out.valid, mem_cp_valid) @[FPU.scala 593:26]
    node _T_870 = and(_T_869, mem_ctrl.toint) @[FPU.scala 593:42]
    when _T_870 : @[FPU.scala 593:60]
      io.cp_resp.bits.data <= fpiu.io.out.bits.toint @[FPU.scala 594:26]
      io.cp_resp.valid <= UInt<1>("h01") @[FPU.scala 595:22]
      skip @[FPU.scala 593:60]
    inst ifpu of IntToFP @[FPU.scala 598:20]
    ifpu.io is invalid
    ifpu.clock <= clock
    ifpu.reset <= reset
    node _T_872 = and(req_valid, ex_ctrl.fromint) @[FPU.scala 599:33]
    ifpu.io.in.valid <= _T_872 @[FPU.scala 599:20]
    ifpu.io.in.bits <- req @[FPU.scala 600:19]
    node _T_873 = mux(ex_cp_valid, io.cp_req.bits.in1, io.fromint_data) @[FPU.scala 601:29]
    ifpu.io.in.bits.in1 <= _T_873 @[FPU.scala 601:23]
    inst fpmu of FPToFP @[FPU.scala 603:20]
    fpmu.io is invalid
    fpmu.clock <= clock
    fpmu.reset <= reset
    node _T_874 = and(req_valid, ex_ctrl.fastpipe) @[FPU.scala 604:33]
    fpmu.io.in.valid <= _T_874 @[FPU.scala 604:20]
    fpmu.io.in.bits <- req @[FPU.scala 605:19]
    fpmu.io.lt <= fpiu.io.out.bits.lt @[FPU.scala 606:14]
    reg divSqrt_wen : UInt<1>, clock @[FPU.scala 608:24]
    divSqrt_wen <= UInt<1>("h00") @[FPU.scala 608:24]
    wire divSqrt_inReady : UInt<1>
    divSqrt_inReady is invalid
    divSqrt_inReady <= UInt<1>("h00")
    reg divSqrt_waddr : UInt<5>, clock @[FPU.scala 610:26]
    reg divSqrt_single : UInt<1>, clock @[FPU.scala 611:27]
    wire divSqrt_wdata : UInt<65> @[FPU.scala 612:27]
    divSqrt_wdata is invalid @[FPU.scala 612:27]
    wire divSqrt_flags : UInt<5> @[FPU.scala 613:27]
    divSqrt_flags is invalid @[FPU.scala 613:27]
    reg divSqrt_in_flight : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[FPU.scala 614:30]
    reg divSqrt_killed : UInt<1>, clock @[FPU.scala 615:27]
    inst FPUFMAPipe of FPUFMAPipe_1 @[FPU.scala 624:28]
    FPUFMAPipe.io is invalid
    FPUFMAPipe.clock <= clock
    FPUFMAPipe.reset <= reset
    node _T_883 = and(req_valid, ex_ctrl.fma) @[FPU.scala 625:41]
    node _T_885 = eq(ex_ctrl.single, UInt<1>("h00")) @[FPU.scala 625:59]
    node _T_886 = and(_T_883, _T_885) @[FPU.scala 625:56]
    FPUFMAPipe.io.in.valid <= _T_886 @[FPU.scala 625:28]
    FPUFMAPipe.io.in.bits <- req @[FPU.scala 626:27]
    node _T_889 = mux(mem_ctrl.fastpipe, UInt<1>("h01"), UInt<1>("h00")) @[FPU.scala 631:23]
    node _T_892 = mux(mem_ctrl.fromint, UInt<1>("h01"), UInt<1>("h00")) @[FPU.scala 631:23]
    node _T_893 = and(mem_ctrl.fma, mem_ctrl.single) @[FPU.scala 622:56]
    node _T_896 = mux(_T_893, UInt<2>("h02"), UInt<1>("h00")) @[FPU.scala 631:23]
    node _T_898 = eq(mem_ctrl.single, UInt<1>("h00")) @[FPU.scala 627:65]
    node _T_899 = and(mem_ctrl.fma, _T_898) @[FPU.scala 627:62]
    node _T_902 = mux(_T_899, UInt<3>("h04"), UInt<1>("h00")) @[FPU.scala 631:23]
    node _T_903 = or(_T_889, _T_892) @[FPU.scala 631:78]
    node _T_904 = or(_T_903, _T_896) @[FPU.scala 631:78]
    node memLatencyMask = or(_T_904, _T_902) @[FPU.scala 631:78]
    reg wen : UInt<3>, clock with : (reset => (reset, UInt<3>("h00"))) @[FPU.scala 645:16]
    reg wbInfo : {rd : UInt<5>, single : UInt<1>, cp : UInt<1>, pipeid : UInt<2>}[3], clock @[FPU.scala 646:19]
    node _T_966 = or(mem_ctrl.fma, mem_ctrl.fastpipe) @[FPU.scala 647:48]
    node _T_967 = or(_T_966, mem_ctrl.fromint) @[FPU.scala 647:69]
    node mem_wen = and(mem_reg_valid, _T_967) @[FPU.scala 647:31]
    node _T_970 = mux(ex_ctrl.fastpipe, UInt<2>("h02"), UInt<1>("h00")) @[FPU.scala 631:23]
    node _T_973 = mux(ex_ctrl.fromint, UInt<2>("h02"), UInt<1>("h00")) @[FPU.scala 631:23]
    node _T_974 = and(ex_ctrl.fma, ex_ctrl.single) @[FPU.scala 622:56]
    node _T_977 = mux(_T_974, UInt<3>("h04"), UInt<1>("h00")) @[FPU.scala 631:23]
    node _T_979 = eq(ex_ctrl.single, UInt<1>("h00")) @[FPU.scala 627:65]
    node _T_980 = and(ex_ctrl.fma, _T_979) @[FPU.scala 627:62]
    node _T_983 = mux(_T_980, UInt<4>("h08"), UInt<1>("h00")) @[FPU.scala 631:23]
    node _T_984 = or(_T_970, _T_973) @[FPU.scala 631:78]
    node _T_985 = or(_T_984, _T_977) @[FPU.scala 631:78]
    node _T_986 = or(_T_985, _T_983) @[FPU.scala 631:78]
    node _T_987 = and(memLatencyMask, _T_986) @[FPU.scala 648:62]
    node _T_989 = neq(_T_987, UInt<1>("h00")) @[FPU.scala 648:89]
    node _T_990 = and(mem_wen, _T_989) @[FPU.scala 648:43]
    node _T_993 = mux(ex_ctrl.fastpipe, UInt<3>("h04"), UInt<1>("h00")) @[FPU.scala 631:23]
    node _T_996 = mux(ex_ctrl.fromint, UInt<3>("h04"), UInt<1>("h00")) @[FPU.scala 631:23]
    node _T_997 = and(ex_ctrl.fma, ex_ctrl.single) @[FPU.scala 622:56]
    node _T_1000 = mux(_T_997, UInt<4>("h08"), UInt<1>("h00")) @[FPU.scala 631:23]
    node _T_1002 = eq(ex_ctrl.single, UInt<1>("h00")) @[FPU.scala 627:65]
    node _T_1003 = and(ex_ctrl.fma, _T_1002) @[FPU.scala 627:62]
    node _T_1006 = mux(_T_1003, UInt<5>("h010"), UInt<1>("h00")) @[FPU.scala 631:23]
    node _T_1007 = or(_T_993, _T_996) @[FPU.scala 631:78]
    node _T_1008 = or(_T_1007, _T_1000) @[FPU.scala 631:78]
    node _T_1009 = or(_T_1008, _T_1006) @[FPU.scala 631:78]
    node _T_1010 = and(wen, _T_1009) @[FPU.scala 648:101]
    node _T_1012 = neq(_T_1010, UInt<1>("h00")) @[FPU.scala 648:128]
    node _T_1013 = or(_T_990, _T_1012) @[FPU.scala 648:93]
    reg write_port_busy : UInt<1>, clock @[Reg.scala 34:16]
    when req_valid : @[Reg.scala 35:19]
      write_port_busy <= _T_1013 @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    node _T_1015 = bits(wen, 1, 1) @[FPU.scala 651:14]
    when _T_1015 : @[FPU.scala 651:21]
      wbInfo[0] <- wbInfo[1] @[FPU.scala 651:33]
      skip @[FPU.scala 651:21]
    node _T_1016 = bits(wen, 2, 2) @[FPU.scala 651:14]
    when _T_1016 : @[FPU.scala 651:21]
      wbInfo[1] <- wbInfo[2] @[FPU.scala 651:33]
      skip @[FPU.scala 651:21]
    node _T_1017 = shr(wen, 1) @[FPU.scala 653:14]
    wen <= _T_1017 @[FPU.scala 653:7]
    when mem_wen : @[FPU.scala 654:18]
      node _T_1019 = eq(killm, UInt<1>("h00")) @[FPU.scala 655:11]
      when _T_1019 : @[FPU.scala 655:19]
        node _T_1020 = shr(wen, 1) @[FPU.scala 656:18]
        node _T_1021 = or(_T_1020, memLatencyMask) @[FPU.scala 656:23]
        wen <= _T_1021 @[FPU.scala 656:11]
        skip @[FPU.scala 655:19]
      node _T_1023 = eq(write_port_busy, UInt<1>("h00")) @[FPU.scala 659:13]
      node _T_1024 = bits(memLatencyMask, 0, 0) @[FPU.scala 659:47]
      node _T_1025 = and(_T_1023, _T_1024) @[FPU.scala 659:30]
      when _T_1025 : @[FPU.scala 659:52]
        wbInfo[0].cp <= mem_cp_valid @[FPU.scala 660:22]
        wbInfo[0].single <= mem_ctrl.single @[FPU.scala 661:26]
        node _T_1028 = mux(mem_ctrl.fastpipe, UInt<1>("h00"), UInt<1>("h00")) @[FPU.scala 633:63]
        node _T_1031 = mux(mem_ctrl.fromint, UInt<1>("h01"), UInt<1>("h00")) @[FPU.scala 633:63]
        node _T_1032 = and(mem_ctrl.fma, mem_ctrl.single) @[FPU.scala 622:56]
        node _T_1035 = mux(_T_1032, UInt<2>("h02"), UInt<1>("h00")) @[FPU.scala 633:63]
        node _T_1037 = eq(mem_ctrl.single, UInt<1>("h00")) @[FPU.scala 627:65]
        node _T_1038 = and(mem_ctrl.fma, _T_1037) @[FPU.scala 627:62]
        node _T_1041 = mux(_T_1038, UInt<2>("h03"), UInt<1>("h00")) @[FPU.scala 633:63]
        node _T_1042 = or(_T_1028, _T_1031) @[FPU.scala 633:108]
        node _T_1043 = or(_T_1042, _T_1035) @[FPU.scala 633:108]
        node _T_1044 = or(_T_1043, _T_1041) @[FPU.scala 633:108]
        wbInfo[0].pipeid <= _T_1044 @[FPU.scala 662:26]
        node _T_1045 = bits(mem_reg_inst, 11, 7) @[FPU.scala 663:37]
        wbInfo[0].rd <= _T_1045 @[FPU.scala 663:22]
        skip @[FPU.scala 659:52]
      node _T_1047 = eq(write_port_busy, UInt<1>("h00")) @[FPU.scala 659:13]
      node _T_1048 = bits(memLatencyMask, 1, 1) @[FPU.scala 659:47]
      node _T_1049 = and(_T_1047, _T_1048) @[FPU.scala 659:30]
      when _T_1049 : @[FPU.scala 659:52]
        wbInfo[1].cp <= mem_cp_valid @[FPU.scala 660:22]
        wbInfo[1].single <= mem_ctrl.single @[FPU.scala 661:26]
        node _T_1052 = mux(mem_ctrl.fastpipe, UInt<1>("h00"), UInt<1>("h00")) @[FPU.scala 633:63]
        node _T_1055 = mux(mem_ctrl.fromint, UInt<1>("h01"), UInt<1>("h00")) @[FPU.scala 633:63]
        node _T_1056 = and(mem_ctrl.fma, mem_ctrl.single) @[FPU.scala 622:56]
        node _T_1059 = mux(_T_1056, UInt<2>("h02"), UInt<1>("h00")) @[FPU.scala 633:63]
        node _T_1061 = eq(mem_ctrl.single, UInt<1>("h00")) @[FPU.scala 627:65]
        node _T_1062 = and(mem_ctrl.fma, _T_1061) @[FPU.scala 627:62]
        node _T_1065 = mux(_T_1062, UInt<2>("h03"), UInt<1>("h00")) @[FPU.scala 633:63]
        node _T_1066 = or(_T_1052, _T_1055) @[FPU.scala 633:108]
        node _T_1067 = or(_T_1066, _T_1059) @[FPU.scala 633:108]
        node _T_1068 = or(_T_1067, _T_1065) @[FPU.scala 633:108]
        wbInfo[1].pipeid <= _T_1068 @[FPU.scala 662:26]
        node _T_1069 = bits(mem_reg_inst, 11, 7) @[FPU.scala 663:37]
        wbInfo[1].rd <= _T_1069 @[FPU.scala 663:22]
        skip @[FPU.scala 659:52]
      node _T_1071 = eq(write_port_busy, UInt<1>("h00")) @[FPU.scala 659:13]
      node _T_1072 = bits(memLatencyMask, 2, 2) @[FPU.scala 659:47]
      node _T_1073 = and(_T_1071, _T_1072) @[FPU.scala 659:30]
      when _T_1073 : @[FPU.scala 659:52]
        wbInfo[2].cp <= mem_cp_valid @[FPU.scala 660:22]
        wbInfo[2].single <= mem_ctrl.single @[FPU.scala 661:26]
        node _T_1076 = mux(mem_ctrl.fastpipe, UInt<1>("h00"), UInt<1>("h00")) @[FPU.scala 633:63]
        node _T_1079 = mux(mem_ctrl.fromint, UInt<1>("h01"), UInt<1>("h00")) @[FPU.scala 633:63]
        node _T_1080 = and(mem_ctrl.fma, mem_ctrl.single) @[FPU.scala 622:56]
        node _T_1083 = mux(_T_1080, UInt<2>("h02"), UInt<1>("h00")) @[FPU.scala 633:63]
        node _T_1085 = eq(mem_ctrl.single, UInt<1>("h00")) @[FPU.scala 627:65]
        node _T_1086 = and(mem_ctrl.fma, _T_1085) @[FPU.scala 627:62]
        node _T_1089 = mux(_T_1086, UInt<2>("h03"), UInt<1>("h00")) @[FPU.scala 633:63]
        node _T_1090 = or(_T_1076, _T_1079) @[FPU.scala 633:108]
        node _T_1091 = or(_T_1090, _T_1083) @[FPU.scala 633:108]
        node _T_1092 = or(_T_1091, _T_1089) @[FPU.scala 633:108]
        wbInfo[2].pipeid <= _T_1092 @[FPU.scala 662:26]
        node _T_1093 = bits(mem_reg_inst, 11, 7) @[FPU.scala 663:37]
        wbInfo[2].rd <= _T_1093 @[FPU.scala 663:22]
        skip @[FPU.scala 659:52]
      skip @[FPU.scala 654:18]
    node waddr = mux(divSqrt_wen, divSqrt_waddr, wbInfo[0].rd) @[FPU.scala 668:18]
    node _T_1095 = and(wbInfo[0].pipeid, UInt<1>("h01")) @[Package.scala 18:26]
    node _T_1097 = geq(wbInfo[0].pipeid, UInt<2>("h02")) @[Package.scala 19:17]
    node _T_1099 = and(_T_1095, UInt<1>("h00")) @[Package.scala 18:26]
    node _T_1101 = geq(_T_1095, UInt<1>("h01")) @[Package.scala 19:17]
    node _T_1102 = mux(_T_1101, FPUFMAPipe.io.out.bits.data, sfma.io.out.bits.data) @[Package.scala 19:12]
    node _T_1104 = and(_T_1095, UInt<1>("h00")) @[Package.scala 18:26]
    node _T_1106 = geq(_T_1095, UInt<1>("h01")) @[Package.scala 19:17]
    node _T_1107 = mux(_T_1106, ifpu.io.out.bits.data, fpmu.io.out.bits.data) @[Package.scala 19:12]
    node _T_1108 = mux(_T_1097, _T_1102, _T_1107) @[Package.scala 19:12]
    node wdata0 = mux(divSqrt_wen, divSqrt_wdata, _T_1108) @[FPU.scala 669:19]
    node wsingle = mux(divSqrt_wen, divSqrt_single, wbInfo[0].single) @[FPU.scala 670:20]
    node _T_1109 = bits(wdata0, 32, 0) @[FPU.scala 673:36]
    node _T_1111 = or(_T_1109, UInt<65>("h0e004000000000000")) @[FPU.scala 673:44]
    node wdata = mux(wsingle, _T_1111, wdata0) @[FPU.scala 673:19]
    node _T_1113 = and(wbInfo[0].pipeid, UInt<1>("h01")) @[Package.scala 18:26]
    node _T_1115 = geq(wbInfo[0].pipeid, UInt<2>("h02")) @[Package.scala 19:17]
    node _T_1117 = and(_T_1113, UInt<1>("h00")) @[Package.scala 18:26]
    node _T_1119 = geq(_T_1113, UInt<1>("h01")) @[Package.scala 19:17]
    node _T_1120 = mux(_T_1119, FPUFMAPipe.io.out.bits.exc, sfma.io.out.bits.exc) @[Package.scala 19:12]
    node _T_1122 = and(_T_1113, UInt<1>("h00")) @[Package.scala 18:26]
    node _T_1124 = geq(_T_1113, UInt<1>("h01")) @[Package.scala 19:17]
    node _T_1125 = mux(_T_1124, ifpu.io.out.bits.exc, fpmu.io.out.bits.exc) @[Package.scala 19:12]
    node wexc = mux(_T_1115, _T_1120, _T_1125) @[Package.scala 19:12]
    node _T_1127 = eq(wbInfo[0].cp, UInt<1>("h00")) @[FPU.scala 676:10]
    node _T_1128 = bits(wen, 0, 0) @[FPU.scala 676:30]
    node _T_1129 = and(_T_1127, _T_1128) @[FPU.scala 676:24]
    node _T_1130 = or(_T_1129, divSqrt_wen) @[FPU.scala 676:35]
    when _T_1130 : @[FPU.scala 676:51]
      infer mport _T_1131 = regfile[waddr], clock
      _T_1131 <= wdata @[FPU.scala 677:20]
      skip @[FPU.scala 676:51]
    node _T_1132 = bits(wen, 0, 0) @[FPU.scala 689:28]
    node _T_1133 = and(wbInfo[0].cp, _T_1132) @[FPU.scala 689:22]
    when _T_1133 : @[FPU.scala 689:33]
      io.cp_resp.bits.data <= wdata @[FPU.scala 690:26]
      io.cp_resp.valid <= UInt<1>("h01") @[FPU.scala 691:22]
      skip @[FPU.scala 689:33]
    node _T_1136 = eq(ex_reg_valid, UInt<1>("h00")) @[FPU.scala 693:22]
    io.cp_req.ready <= _T_1136 @[FPU.scala 693:19]
    node wb_toint_valid = and(wb_reg_valid, wb_ctrl.toint) @[FPU.scala 695:37]
    reg wb_toint_exc : UInt<5>, clock @[Reg.scala 34:16]
    when mem_ctrl.toint : @[Reg.scala 35:19]
      wb_toint_exc <= fpiu.io.out.bits.exc @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    node _T_1138 = or(wb_toint_valid, divSqrt_wen) @[FPU.scala 697:41]
    node _T_1139 = bits(wen, 0, 0) @[FPU.scala 697:62]
    node _T_1140 = or(_T_1138, _T_1139) @[FPU.scala 697:56]
    io.fcsr_flags.valid <= _T_1140 @[FPU.scala 697:23]
    node _T_1142 = mux(wb_toint_valid, wb_toint_exc, UInt<1>("h00")) @[FPU.scala 699:8]
    node _T_1144 = mux(divSqrt_wen, divSqrt_flags, UInt<1>("h00")) @[FPU.scala 700:8]
    node _T_1145 = or(_T_1142, _T_1144) @[FPU.scala 699:48]
    node _T_1146 = bits(wen, 0, 0) @[FPU.scala 701:12]
    node _T_1148 = mux(_T_1146, wexc, UInt<1>("h00")) @[FPU.scala 701:8]
    node _T_1149 = or(_T_1145, _T_1148) @[FPU.scala 700:46]
    io.fcsr_flags.bits <= _T_1149 @[FPU.scala 698:22]
    node _T_1150 = or(mem_ctrl.div, mem_ctrl.sqrt) @[FPU.scala 703:51]
    node _T_1151 = and(mem_reg_valid, _T_1150) @[FPU.scala 703:34]
    node _T_1153 = eq(divSqrt_inReady, UInt<1>("h00")) @[FPU.scala 703:73]
    node _T_1155 = neq(wen, UInt<1>("h00")) @[FPU.scala 703:97]
    node _T_1156 = or(_T_1153, _T_1155) @[FPU.scala 703:90]
    node units_busy = and(_T_1151, _T_1156) @[FPU.scala 703:69]
    node _T_1157 = and(ex_reg_valid, ex_ctrl.wflags) @[FPU.scala 704:33]
    node _T_1158 = and(mem_reg_valid, mem_ctrl.wflags) @[FPU.scala 704:68]
    node _T_1159 = or(_T_1157, _T_1158) @[FPU.scala 704:51]
    node _T_1160 = and(wb_reg_valid, wb_ctrl.toint) @[FPU.scala 704:103]
    node _T_1161 = or(_T_1159, _T_1160) @[FPU.scala 704:87]
    node _T_1163 = neq(wen, UInt<1>("h00")) @[FPU.scala 704:127]
    node _T_1164 = or(_T_1161, _T_1163) @[FPU.scala 704:120]
    node _T_1165 = or(_T_1164, divSqrt_in_flight) @[FPU.scala 704:131]
    node _T_1167 = eq(_T_1165, UInt<1>("h00")) @[FPU.scala 704:18]
    io.fcsr_rdy <= _T_1167 @[FPU.scala 704:15]
    node _T_1168 = or(units_busy, write_port_busy) @[FPU.scala 705:29]
    node _T_1169 = or(_T_1168, divSqrt_in_flight) @[FPU.scala 705:48]
    io.nack_mem <= _T_1169 @[FPU.scala 705:15]
    io.dec <- fp_decoder.io.sigs @[FPU.scala 706:10]
    node _T_1171 = eq(wb_cp_valid, UInt<1>("h00")) @[FPU.scala 708:36]
    node _T_1172 = and(wb_reg_valid, _T_1171) @[FPU.scala 708:33]
    node _T_1174 = eq(mem_ctrl.single, UInt<1>("h00")) @[FPU.scala 627:65]
    node _T_1175 = and(mem_ctrl.fma, _T_1174) @[FPU.scala 627:62]
    node _T_1177 = or(UInt<1>("h00"), _T_1175) @[FPU.scala 707:123]
    node _T_1178 = or(_T_1177, mem_ctrl.div) @[FPU.scala 708:96]
    node _T_1179 = or(_T_1178, mem_ctrl.sqrt) @[FPU.scala 708:112]
    reg _T_1180 : UInt<1>, clock @[FPU.scala 708:55]
    _T_1180 <= _T_1179 @[FPU.scala 708:55]
    node _T_1181 = and(_T_1172, _T_1180) @[FPU.scala 708:49]
    io.sboard_set <= _T_1181 @[FPU.scala 708:17]
    node _T_1183 = eq(wb_cp_valid, UInt<1>("h00")) @[FPU.scala 709:20]
    node _T_1184 = bits(wen, 0, 0) @[FPU.scala 709:56]
    node _T_1186 = eq(wbInfo[0].pipeid, UInt<2>("h03")) @[FPU.scala 709:99]
    node _T_1188 = or(UInt<1>("h00"), _T_1186) @[FPU.scala 707:123]
    node _T_1189 = and(_T_1184, _T_1188) @[FPU.scala 709:60]
    node _T_1190 = or(divSqrt_wen, _T_1189) @[FPU.scala 709:49]
    node _T_1191 = and(_T_1183, _T_1190) @[FPU.scala 709:33]
    io.sboard_clr <= _T_1191 @[FPU.scala 709:17]
    io.sboard_clra <= waddr @[FPU.scala 710:18]
    node _T_1192 = bits(io.inst, 14, 14) @[FPU.scala 712:27]
    node _T_1193 = bits(io.inst, 13, 12) @[FPU.scala 712:43]
    node _T_1195 = lt(_T_1193, UInt<2>("h03")) @[FPU.scala 712:51]
    node _T_1197 = geq(io.fcsr_rm, UInt<3>("h04")) @[FPU.scala 712:69]
    node _T_1198 = or(_T_1195, _T_1197) @[FPU.scala 712:55]
    node _T_1199 = and(_T_1192, _T_1198) @[FPU.scala 712:32]
    io.illegal_rm <= _T_1199 @[FPU.scala 712:17]
    divSqrt_wdata <= UInt<1>("h00") @[FPU.scala 714:17]
    divSqrt_flags <= UInt<1>("h00") @[FPU.scala 715:17]
    reg _T_1203 : UInt, clock @[FPU.scala 718:25]
    reg _T_1205 : UInt, clock @[FPU.scala 719:35]
    reg _T_1207 : UInt, clock @[FPU.scala 720:35]
    inst DivSqrtRecF64 of DivSqrtRecF64 @[FPU.scala 722:25]
    DivSqrtRecF64.io is invalid
    DivSqrtRecF64.clock <= clock
    DivSqrtRecF64.reset <= reset
    node _T_1208 = mux(DivSqrtRecF64.io.sqrtOp, DivSqrtRecF64.io.inReady_sqrt, DivSqrtRecF64.io.inReady_div) @[FPU.scala 723:27]
    divSqrt_inReady <= _T_1208 @[FPU.scala 723:21]
    node _T_1209 = or(DivSqrtRecF64.io.outValid_div, DivSqrtRecF64.io.outValid_sqrt) @[FPU.scala 724:52]
    node _T_1210 = or(mem_ctrl.div, mem_ctrl.sqrt) @[FPU.scala 725:58]
    node _T_1211 = and(mem_reg_valid, _T_1210) @[FPU.scala 725:41]
    node _T_1213 = eq(divSqrt_in_flight, UInt<1>("h00")) @[FPU.scala 725:79]
    node _T_1214 = and(_T_1211, _T_1213) @[FPU.scala 725:76]
    DivSqrtRecF64.io.inValid <= _T_1214 @[FPU.scala 725:24]
    DivSqrtRecF64.io.sqrtOp <= mem_ctrl.sqrt @[FPU.scala 726:23]
    DivSqrtRecF64.io.a <= fpiu.io.as_double.in1 @[FPU.scala 727:18]
    DivSqrtRecF64.io.b <= fpiu.io.as_double.in2 @[FPU.scala 728:18]
    DivSqrtRecF64.io.roundingMode <= fpiu.io.as_double.rm @[FPU.scala 729:29]
    node _T_1215 = and(DivSqrtRecF64.io.inValid, divSqrt_inReady) @[FPU.scala 731:30]
    when _T_1215 : @[FPU.scala 731:50]
      divSqrt_in_flight <= UInt<1>("h01") @[FPU.scala 732:25]
      divSqrt_killed <= killm @[FPU.scala 733:22]
      divSqrt_single <= mem_ctrl.single @[FPU.scala 734:22]
      node _T_1217 = bits(mem_reg_inst, 11, 7) @[FPU.scala 735:36]
      divSqrt_waddr <= _T_1217 @[FPU.scala 735:21]
      _T_1203 <= DivSqrtRecF64.io.roundingMode @[FPU.scala 736:18]
      skip @[FPU.scala 731:50]
    when _T_1209 : @[FPU.scala 739:29]
      node _T_1219 = eq(divSqrt_killed, UInt<1>("h00")) @[FPU.scala 740:22]
      divSqrt_wen <= _T_1219 @[FPU.scala 740:19]
      _T_1207 <= DivSqrtRecF64.io.out @[FPU.scala 741:28]
      divSqrt_in_flight <= UInt<1>("h00") @[FPU.scala 742:25]
      _T_1205 <= DivSqrtRecF64.io.exceptionFlags @[FPU.scala 743:28]
      skip @[FPU.scala 739:29]
    inst RecFNToRecFN of RecFNToRecFN_2 @[FPU.scala 746:34]
    RecFNToRecFN.io is invalid
    RecFNToRecFN.clock <= clock
    RecFNToRecFN.reset <= reset
    RecFNToRecFN.io.in <= _T_1207 @[FPU.scala 747:28]
    RecFNToRecFN.io.roundingMode <= _T_1203 @[FPU.scala 748:38]
    node _T_1221 = mux(divSqrt_single, RecFNToRecFN.io.out, _T_1207) @[FPU.scala 749:25]
    divSqrt_wdata <= _T_1221 @[FPU.scala 749:19]
    node _T_1223 = mux(divSqrt_single, RecFNToRecFN.io.exceptionFlags, UInt<1>("h00")) @[FPU.scala 750:48]
    node _T_1224 = or(_T_1205, _T_1223) @[FPU.scala 750:43]
    divSqrt_flags <= _T_1224 @[FPU.scala 750:19]
    
  module FPUDecoder : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip inst : UInt<32>, sigs : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>}}
    
    io is invalid
    io is invalid
    node _T_22 = and(io.inst, UInt<32>("h04")) @[Decode.scala 13:65]
    node _T_24 = eq(_T_22, UInt<32>("h04")) @[Decode.scala 13:121]
    node _T_26 = and(io.inst, UInt<32>("h08000010")) @[Decode.scala 13:65]
    node _T_28 = eq(_T_26, UInt<32>("h08000010")) @[Decode.scala 13:121]
    node _T_30 = or(UInt<1>("h00"), _T_24) @[Decode.scala 14:30]
    node _T_31 = or(_T_30, _T_28) @[Decode.scala 14:30]
    node _T_33 = and(io.inst, UInt<32>("h08")) @[Decode.scala 13:65]
    node _T_35 = eq(_T_33, UInt<32>("h08")) @[Decode.scala 13:121]
    node _T_37 = and(io.inst, UInt<32>("h010000010")) @[Decode.scala 13:65]
    node _T_39 = eq(_T_37, UInt<32>("h010000010")) @[Decode.scala 13:121]
    node _T_41 = or(UInt<1>("h00"), _T_35) @[Decode.scala 14:30]
    node _T_42 = or(_T_41, _T_39) @[Decode.scala 14:30]
    node _T_44 = and(io.inst, UInt<32>("h040")) @[Decode.scala 13:65]
    node _T_46 = eq(_T_44, UInt<32>("h00")) @[Decode.scala 13:121]
    node _T_48 = and(io.inst, UInt<32>("h020000000")) @[Decode.scala 13:65]
    node _T_50 = eq(_T_48, UInt<32>("h020000000")) @[Decode.scala 13:121]
    node _T_52 = or(UInt<1>("h00"), _T_46) @[Decode.scala 14:30]
    node _T_53 = or(_T_52, _T_50) @[Decode.scala 14:30]
    node _T_55 = and(io.inst, UInt<32>("h040000000")) @[Decode.scala 13:65]
    node _T_57 = eq(_T_55, UInt<32>("h040000000")) @[Decode.scala 13:121]
    node _T_59 = or(UInt<1>("h00"), _T_46) @[Decode.scala 14:30]
    node _T_60 = or(_T_59, _T_57) @[Decode.scala 14:30]
    node _T_62 = and(io.inst, UInt<32>("h010")) @[Decode.scala 13:65]
    node _T_64 = eq(_T_62, UInt<32>("h00")) @[Decode.scala 13:121]
    node _T_66 = or(UInt<1>("h00"), _T_64) @[Decode.scala 14:30]
    node _T_67 = cat(_T_42, _T_31) @[Cat.scala 30:58]
    node _T_68 = cat(_T_66, _T_60) @[Cat.scala 30:58]
    node _T_69 = cat(_T_68, _T_53) @[Cat.scala 30:58]
    node decoder_0 = cat(_T_69, _T_67) @[Cat.scala 30:58]
    node decoder_1 = or(UInt<1>("h00"), _T_46) @[Decode.scala 14:30]
    node _T_72 = and(io.inst, UInt<32>("h080000020")) @[Decode.scala 13:65]
    node _T_74 = eq(_T_72, UInt<32>("h00")) @[Decode.scala 13:121]
    node _T_76 = and(io.inst, UInt<32>("h030")) @[Decode.scala 13:65]
    node _T_78 = eq(_T_76, UInt<32>("h00")) @[Decode.scala 13:121]
    node _T_80 = and(io.inst, UInt<32>("h010000020")) @[Decode.scala 13:65]
    node _T_82 = eq(_T_80, UInt<32>("h010000000")) @[Decode.scala 13:121]
    node _T_84 = or(UInt<1>("h00"), _T_74) @[Decode.scala 14:30]
    node _T_85 = or(_T_84, _T_78) @[Decode.scala 14:30]
    node decoder_2 = or(_T_85, _T_82) @[Decode.scala 14:30]
    node _T_87 = and(io.inst, UInt<32>("h080000004")) @[Decode.scala 13:65]
    node _T_89 = eq(_T_87, UInt<32>("h00")) @[Decode.scala 13:121]
    node _T_91 = and(io.inst, UInt<32>("h010000004")) @[Decode.scala 13:65]
    node _T_93 = eq(_T_91, UInt<32>("h00")) @[Decode.scala 13:121]
    node _T_95 = and(io.inst, UInt<32>("h050")) @[Decode.scala 13:65]
    node _T_97 = eq(_T_95, UInt<32>("h040")) @[Decode.scala 13:121]
    node _T_99 = or(UInt<1>("h00"), _T_89) @[Decode.scala 14:30]
    node _T_100 = or(_T_99, _T_93) @[Decode.scala 14:30]
    node decoder_3 = or(_T_100, _T_97) @[Decode.scala 14:30]
    node _T_102 = and(io.inst, UInt<32>("h040000004")) @[Decode.scala 13:65]
    node _T_104 = eq(_T_102, UInt<32>("h00")) @[Decode.scala 13:121]
    node _T_106 = and(io.inst, UInt<32>("h020")) @[Decode.scala 13:65]
    node _T_108 = eq(_T_106, UInt<32>("h020")) @[Decode.scala 13:121]
    node _T_110 = or(UInt<1>("h00"), _T_104) @[Decode.scala 14:30]
    node _T_111 = or(_T_110, _T_108) @[Decode.scala 14:30]
    node decoder_4 = or(_T_111, _T_97) @[Decode.scala 14:30]
    node decoder_5 = or(UInt<1>("h00"), _T_97) @[Decode.scala 14:30]
    node _T_114 = and(io.inst, UInt<32>("h050000010")) @[Decode.scala 13:65]
    node _T_116 = eq(_T_114, UInt<32>("h050000010")) @[Decode.scala 13:121]
    node _T_118 = or(UInt<1>("h00"), _T_46) @[Decode.scala 14:30]
    node decoder_6 = or(_T_118, _T_116) @[Decode.scala 14:30]
    node _T_120 = and(io.inst, UInt<32>("h030000010")) @[Decode.scala 13:65]
    node _T_122 = eq(_T_120, UInt<32>("h010")) @[Decode.scala 13:121]
    node decoder_7 = or(UInt<1>("h00"), _T_122) @[Decode.scala 14:30]
    node _T_125 = and(io.inst, UInt<32>("h01040")) @[Decode.scala 13:65]
    node _T_127 = eq(_T_125, UInt<32>("h00")) @[Decode.scala 13:121]
    node _T_129 = and(io.inst, UInt<32>("h02000040")) @[Decode.scala 13:65]
    node _T_131 = eq(_T_129, UInt<32>("h040")) @[Decode.scala 13:121]
    node _T_133 = or(UInt<1>("h00"), _T_127) @[Decode.scala 14:30]
    node decoder_8 = or(_T_133, _T_131) @[Decode.scala 14:30]
    node _T_135 = and(io.inst, UInt<32>("h090000010")) @[Decode.scala 13:65]
    node _T_137 = eq(_T_135, UInt<32>("h090000010")) @[Decode.scala 13:121]
    node decoder_9 = or(UInt<1>("h00"), _T_137) @[Decode.scala 14:30]
    node _T_140 = and(io.inst, UInt<32>("h090000010")) @[Decode.scala 13:65]
    node _T_142 = eq(_T_140, UInt<32>("h080000010")) @[Decode.scala 13:121]
    node _T_144 = or(UInt<1>("h00"), _T_108) @[Decode.scala 14:30]
    node decoder_10 = or(_T_144, _T_142) @[Decode.scala 14:30]
    node _T_146 = and(io.inst, UInt<32>("h0a0000010")) @[Decode.scala 13:65]
    node _T_148 = eq(_T_146, UInt<32>("h020000010")) @[Decode.scala 13:121]
    node _T_150 = and(io.inst, UInt<32>("h0d0000010")) @[Decode.scala 13:65]
    node _T_152 = eq(_T_150, UInt<32>("h040000010")) @[Decode.scala 13:121]
    node _T_154 = or(UInt<1>("h00"), _T_148) @[Decode.scala 14:30]
    node decoder_11 = or(_T_154, _T_152) @[Decode.scala 14:30]
    node _T_156 = and(io.inst, UInt<32>("h070000004")) @[Decode.scala 13:65]
    node _T_158 = eq(_T_156, UInt<32>("h00")) @[Decode.scala 13:121]
    node _T_160 = and(io.inst, UInt<32>("h068000004")) @[Decode.scala 13:65]
    node _T_162 = eq(_T_160, UInt<32>("h00")) @[Decode.scala 13:121]
    node _T_164 = or(UInt<1>("h00"), _T_158) @[Decode.scala 14:30]
    node _T_165 = or(_T_164, _T_162) @[Decode.scala 14:30]
    node decoder_12 = or(_T_165, _T_97) @[Decode.scala 14:30]
    node _T_167 = and(io.inst, UInt<32>("h058000010")) @[Decode.scala 13:65]
    node _T_169 = eq(_T_167, UInt<32>("h018000010")) @[Decode.scala 13:121]
    node decoder_13 = or(UInt<1>("h00"), _T_169) @[Decode.scala 14:30]
    node _T_172 = and(io.inst, UInt<32>("h0d0000010")) @[Decode.scala 13:65]
    node _T_174 = eq(_T_172, UInt<32>("h050000010")) @[Decode.scala 13:121]
    node decoder_14 = or(UInt<1>("h00"), _T_174) @[Decode.scala 14:30]
    node _T_177 = and(io.inst, UInt<32>("h020000004")) @[Decode.scala 13:65]
    node _T_179 = eq(_T_177, UInt<32>("h00")) @[Decode.scala 13:121]
    node _T_181 = and(io.inst, UInt<32>("h08002000")) @[Decode.scala 13:65]
    node _T_183 = eq(_T_181, UInt<32>("h08000000")) @[Decode.scala 13:121]
    node _T_185 = and(io.inst, UInt<32>("h0c0000004")) @[Decode.scala 13:65]
    node _T_187 = eq(_T_185, UInt<32>("h080000000")) @[Decode.scala 13:121]
    node _T_189 = or(UInt<1>("h00"), _T_179) @[Decode.scala 14:30]
    node _T_190 = or(_T_189, _T_97) @[Decode.scala 14:30]
    node _T_191 = or(_T_190, _T_183) @[Decode.scala 14:30]
    node decoder_15 = or(_T_191, _T_187) @[Decode.scala 14:30]
    io.sigs.cmd <= decoder_0 @[FPU.scala 149:40]
    io.sigs.ldst <= decoder_1 @[FPU.scala 149:40]
    io.sigs.wen <= decoder_2 @[FPU.scala 149:40]
    io.sigs.ren1 <= decoder_3 @[FPU.scala 149:40]
    io.sigs.ren2 <= decoder_4 @[FPU.scala 149:40]
    io.sigs.ren3 <= decoder_5 @[FPU.scala 149:40]
    io.sigs.swap12 <= decoder_6 @[FPU.scala 149:40]
    io.sigs.swap23 <= decoder_7 @[FPU.scala 149:40]
    io.sigs.single <= decoder_8 @[FPU.scala 149:40]
    io.sigs.fromint <= decoder_9 @[FPU.scala 149:40]
    io.sigs.toint <= decoder_10 @[FPU.scala 149:40]
    io.sigs.fastpipe <= decoder_11 @[FPU.scala 149:40]
    io.sigs.fma <= decoder_12 @[FPU.scala 149:40]
    io.sigs.div <= decoder_13 @[FPU.scala 149:40]
    io.sigs.sqrt <= decoder_14 @[FPU.scala 149:40]
    io.sigs.wflags <= decoder_15 @[FPU.scala 149:40]
    
  module FPUFMAPipe : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip in : {valid : UInt<1>, bits : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}}, out : {valid : UInt<1>, bits : {data : UInt<65>, exc : UInt<5>}}}
    
    io is invalid
    io is invalid
    node one = shl(UInt<1>("h01"), 31) @[FPU.scala 479:21]
    node _T_131 = bits(io.in.bits.in1, 32, 32) @[FPU.scala 480:29]
    node _T_132 = bits(io.in.bits.in2, 32, 32) @[FPU.scala 480:53]
    node _T_133 = xor(_T_131, _T_132) @[FPU.scala 480:37]
    node zero = shl(_T_133, 32) @[FPU.scala 480:62]
    reg valid : UInt<1>, clock @[FPU.scala 482:18]
    valid <= io.in.valid @[FPU.scala 482:18]
    reg in : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}, clock @[FPU.scala 483:15]
    when io.in.valid : @[FPU.scala 484:22]
      in <- io.in.bits @[FPU.scala 485:8]
      node _T_177 = bits(io.in.bits.cmd, 1, 1) @[FPU.scala 488:33]
      node _T_178 = or(io.in.bits.ren3, io.in.bits.swap23) @[FPU.scala 488:48]
      node _T_179 = and(_T_177, _T_178) @[FPU.scala 488:37]
      node _T_180 = bits(io.in.bits.cmd, 0, 0) @[FPU.scala 488:78]
      node _T_181 = cat(_T_179, _T_180) @[Cat.scala 30:58]
      in.cmd <= _T_181 @[FPU.scala 488:12]
      when io.in.bits.swap23 : @[FPU.scala 489:23]
        in.in2 <= one @[FPU.scala 489:32]
        skip @[FPU.scala 489:23]
      node _T_182 = or(io.in.bits.ren3, io.in.bits.swap23) @[FPU.scala 490:21]
      node _T_184 = eq(_T_182, UInt<1>("h00")) @[Conditional.scala 19:11]
      when _T_184 : @[Conditional.scala 19:15]
        in.in3 <= zero @[FPU.scala 490:45]
        skip @[Conditional.scala 19:15]
      skip @[FPU.scala 484:22]
    inst fma of MulAddRecFN @[FPU.scala 493:19]
    fma.io is invalid
    fma.clock <= clock
    fma.reset <= reset
    fma.io.op <= in.cmd @[FPU.scala 494:13]
    fma.io.roundingMode <= in.rm @[FPU.scala 495:23]
    fma.io.a <= in.in1 @[FPU.scala 496:12]
    fma.io.b <= in.in2 @[FPU.scala 497:12]
    fma.io.c <= in.in3 @[FPU.scala 498:12]
    wire res : {data : UInt<65>, exc : UInt<5>} @[FPU.scala 500:17]
    res is invalid @[FPU.scala 500:17]
    res.data <= fma.io.out @[FPU.scala 501:12]
    res.exc <= fma.io.exceptionFlags @[FPU.scala 502:11]
    reg _T_192 : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[Valid.scala 47:18]
    _T_192 <= valid @[Valid.scala 47:18]
    reg _T_196 : {data : UInt<65>, exc : UInt<5>}, clock @[Reg.scala 34:16]
    when valid : @[Reg.scala 35:19]
      _T_196 <- res @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    reg _T_201 : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[Valid.scala 47:18]
    _T_201 <= _T_192 @[Valid.scala 47:18]
    reg _T_205 : {data : UInt<65>, exc : UInt<5>}, clock @[Reg.scala 34:16]
    when _T_192 : @[Reg.scala 35:19]
      _T_205 <- _T_196 @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    wire _T_217 : {valid : UInt<1>, bits : {data : UInt<65>, exc : UInt<5>}} @[Valid.scala 42:21]
    _T_217 is invalid @[Valid.scala 42:21]
    _T_217.valid <= _T_201 @[Valid.scala 43:17]
    _T_217.bits <- _T_205 @[Valid.scala 44:16]
    io.out <- _T_217 @[FPU.scala 503:10]
    
  module FPToInt : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip in : {valid : UInt<1>, bits : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}}, as_double : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}, out : {valid : UInt<1>, bits : {lt : UInt<1>, store : UInt<64>, toint : UInt<64>, exc : UInt<5>}}}
    
    io is invalid
    io is invalid
    reg in : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}, clock @[FPU.scala 286:15]
    reg valid : UInt<1>, clock @[FPU.scala 287:18]
    valid <= io.in.valid @[FPU.scala 287:18]
    when io.in.valid : @[FPU.scala 291:22]
      in <- io.in.bits @[FPU.scala 292:8]
      node _T_224 = eq(io.in.bits.ldst, UInt<1>("h00")) @[FPU.scala 293:47]
      node _T_225 = and(io.in.bits.single, _T_224) @[FPU.scala 293:44]
      node _T_228 = and(io.in.bits.cmd, UInt<4>("h0c")) @[FPU.scala 293:82]
      node _T_229 = eq(UInt<4>("h0c"), _T_228) @[FPU.scala 293:82]
      node _T_231 = eq(_T_229, UInt<1>("h00")) @[FPU.scala 293:82]
      node _T_232 = and(_T_225, _T_231) @[FPU.scala 293:64]
      when _T_232 : @[FPU.scala 293:98]
        node _T_233 = bits(io.in.bits.in1, 32, 32) @[FPU.scala 237:18]
        node _T_234 = bits(io.in.bits.in1, 22, 0) @[FPU.scala 238:21]
        node _T_235 = bits(io.in.bits.in1, 31, 23) @[FPU.scala 239:19]
        node _T_236 = shl(_T_234, 53) @[FPU.scala 240:28]
        node _T_237 = shr(_T_236, 24) @[FPU.scala 240:43]
        node _T_238 = bits(_T_235, 8, 6) @[FPU.scala 242:26]
        node _T_240 = add(_T_235, UInt<12>("h0800")) @[FPU.scala 243:31]
        node _T_241 = tail(_T_240, 1) @[FPU.scala 243:31]
        node _T_243 = sub(_T_241, UInt<9>("h0100")) @[FPU.scala 243:53]
        node _T_244 = asUInt(_T_243) @[FPU.scala 243:53]
        node _T_245 = tail(_T_244, 1) @[FPU.scala 243:53]
        node _T_247 = eq(_T_238, UInt<1>("h00")) @[FPU.scala 244:19]
        node _T_249 = geq(_T_238, UInt<3>("h06")) @[FPU.scala 244:36]
        node _T_250 = or(_T_247, _T_249) @[FPU.scala 244:25]
        node _T_251 = bits(_T_245, 8, 0) @[FPU.scala 244:65]
        node _T_252 = cat(_T_238, _T_251) @[Cat.scala 30:58]
        node _T_253 = bits(_T_245, 11, 0) @[FPU.scala 245:52]
        node _T_254 = mux(_T_250, _T_252, _T_253) @[FPU.scala 244:10]
        node _T_255 = cat(_T_233, _T_254) @[Cat.scala 30:58]
        node _T_256 = cat(_T_255, _T_237) @[Cat.scala 30:58]
        in.in1 <= _T_256 @[FPU.scala 294:14]
        node _T_257 = bits(io.in.bits.in2, 32, 32) @[FPU.scala 237:18]
        node _T_258 = bits(io.in.bits.in2, 22, 0) @[FPU.scala 238:21]
        node _T_259 = bits(io.in.bits.in2, 31, 23) @[FPU.scala 239:19]
        node _T_260 = shl(_T_258, 53) @[FPU.scala 240:28]
        node _T_261 = shr(_T_260, 24) @[FPU.scala 240:43]
        node _T_262 = bits(_T_259, 8, 6) @[FPU.scala 242:26]
        node _T_264 = add(_T_259, UInt<12>("h0800")) @[FPU.scala 243:31]
        node _T_265 = tail(_T_264, 1) @[FPU.scala 243:31]
        node _T_267 = sub(_T_265, UInt<9>("h0100")) @[FPU.scala 243:53]
        node _T_268 = asUInt(_T_267) @[FPU.scala 243:53]
        node _T_269 = tail(_T_268, 1) @[FPU.scala 243:53]
        node _T_271 = eq(_T_262, UInt<1>("h00")) @[FPU.scala 244:19]
        node _T_273 = geq(_T_262, UInt<3>("h06")) @[FPU.scala 244:36]
        node _T_274 = or(_T_271, _T_273) @[FPU.scala 244:25]
        node _T_275 = bits(_T_269, 8, 0) @[FPU.scala 244:65]
        node _T_276 = cat(_T_262, _T_275) @[Cat.scala 30:58]
        node _T_277 = bits(_T_269, 11, 0) @[FPU.scala 245:52]
        node _T_278 = mux(_T_274, _T_276, _T_277) @[FPU.scala 244:10]
        node _T_279 = cat(_T_257, _T_278) @[Cat.scala 30:58]
        node _T_280 = cat(_T_279, _T_261) @[Cat.scala 30:58]
        in.in2 <= _T_280 @[FPU.scala 295:14]
        skip @[FPU.scala 293:98]
      skip @[FPU.scala 291:22]
    node _T_281 = bits(in.in1, 32, 32) @[fNFromRecFN.scala 45:22]
    node _T_282 = bits(in.in1, 31, 23) @[fNFromRecFN.scala 46:23]
    node _T_283 = bits(in.in1, 22, 0) @[fNFromRecFN.scala 47:25]
    node _T_284 = bits(_T_282, 6, 0) @[fNFromRecFN.scala 49:39]
    node _T_286 = lt(_T_284, UInt<2>("h02")) @[fNFromRecFN.scala 49:57]
    node _T_287 = bits(_T_282, 8, 6) @[fNFromRecFN.scala 51:19]
    node _T_289 = eq(_T_287, UInt<1>("h01")) @[fNFromRecFN.scala 51:44]
    node _T_290 = bits(_T_282, 8, 7) @[fNFromRecFN.scala 52:24]
    node _T_292 = eq(_T_290, UInt<1>("h01")) @[fNFromRecFN.scala 52:49]
    node _T_293 = and(_T_292, _T_286) @[fNFromRecFN.scala 52:62]
    node _T_294 = or(_T_289, _T_293) @[fNFromRecFN.scala 51:57]
    node _T_295 = bits(_T_282, 8, 7) @[fNFromRecFN.scala 55:20]
    node _T_297 = eq(_T_295, UInt<1>("h01")) @[fNFromRecFN.scala 55:45]
    node _T_299 = eq(_T_286, UInt<1>("h00")) @[fNFromRecFN.scala 56:18]
    node _T_300 = and(_T_297, _T_299) @[fNFromRecFN.scala 55:58]
    node _T_301 = bits(_T_282, 8, 7) @[fNFromRecFN.scala 57:23]
    node _T_303 = eq(_T_301, UInt<2>("h02")) @[fNFromRecFN.scala 57:48]
    node _T_304 = or(_T_300, _T_303) @[fNFromRecFN.scala 56:39]
    node _T_305 = bits(_T_282, 8, 7) @[fNFromRecFN.scala 58:30]
    node _T_307 = eq(_T_305, UInt<2>("h03")) @[fNFromRecFN.scala 58:55]
    node _T_308 = bits(_T_282, 6, 6) @[fNFromRecFN.scala 59:39]
    node _T_309 = and(_T_307, _T_308) @[fNFromRecFN.scala 59:31]
    node _T_311 = bits(_T_282, 4, 0) @[fNFromRecFN.scala 61:46]
    node _T_312 = sub(UInt<2>("h02"), _T_311) @[fNFromRecFN.scala 61:39]
    node _T_313 = asUInt(_T_312) @[fNFromRecFN.scala 61:39]
    node _T_314 = tail(_T_313, 1) @[fNFromRecFN.scala 61:39]
    node _T_316 = cat(UInt<1>("h01"), _T_283) @[Cat.scala 30:58]
    node _T_317 = dshr(_T_316, _T_314) @[fNFromRecFN.scala 63:35]
    node _T_318 = bits(_T_317, 22, 0) @[fNFromRecFN.scala 63:53]
    node _T_319 = bits(_T_282, 7, 0) @[fNFromRecFN.scala 65:18]
    node _T_321 = sub(_T_319, UInt<8>("h081")) @[fNFromRecFN.scala 65:36]
    node _T_322 = asUInt(_T_321) @[fNFromRecFN.scala 65:36]
    node _T_323 = tail(_T_322, 1) @[fNFromRecFN.scala 65:36]
    node _T_324 = bits(_T_307, 0, 0) @[Bitwise.scala 71:15]
    node _T_327 = mux(_T_324, UInt<8>("h0ff"), UInt<8>("h00")) @[Bitwise.scala 71:12]
    node _T_328 = mux(_T_304, _T_323, _T_327) @[fNFromRecFN.scala 68:16]
    node _T_329 = or(_T_304, _T_309) @[fNFromRecFN.scala 70:26]
    node _T_331 = mux(_T_294, _T_318, UInt<1>("h00")) @[fNFromRecFN.scala 72:20]
    node _T_332 = mux(_T_329, _T_283, _T_331) @[fNFromRecFN.scala 70:16]
    node _T_333 = cat(_T_281, _T_328) @[Cat.scala 30:58]
    node _T_334 = cat(_T_333, _T_332) @[Cat.scala 30:58]
    node _T_335 = bits(_T_334, 31, 31) @[Package.scala 40:38]
    node _T_336 = bits(_T_335, 0, 0) @[Bitwise.scala 71:15]
    node _T_339 = mux(_T_336, UInt<32>("h0ffffffff"), UInt<32>("h00")) @[Bitwise.scala 71:12]
    node unrec_s = cat(_T_339, _T_334) @[Cat.scala 30:58]
    node _T_340 = bits(in.in1, 64, 64) @[fNFromRecFN.scala 45:22]
    node _T_341 = bits(in.in1, 63, 52) @[fNFromRecFN.scala 46:23]
    node _T_342 = bits(in.in1, 51, 0) @[fNFromRecFN.scala 47:25]
    node _T_343 = bits(_T_341, 9, 0) @[fNFromRecFN.scala 49:39]
    node _T_345 = lt(_T_343, UInt<2>("h02")) @[fNFromRecFN.scala 49:57]
    node _T_346 = bits(_T_341, 11, 9) @[fNFromRecFN.scala 51:19]
    node _T_348 = eq(_T_346, UInt<1>("h01")) @[fNFromRecFN.scala 51:44]
    node _T_349 = bits(_T_341, 11, 10) @[fNFromRecFN.scala 52:24]
    node _T_351 = eq(_T_349, UInt<1>("h01")) @[fNFromRecFN.scala 52:49]
    node _T_352 = and(_T_351, _T_345) @[fNFromRecFN.scala 52:62]
    node _T_353 = or(_T_348, _T_352) @[fNFromRecFN.scala 51:57]
    node _T_354 = bits(_T_341, 11, 10) @[fNFromRecFN.scala 55:20]
    node _T_356 = eq(_T_354, UInt<1>("h01")) @[fNFromRecFN.scala 55:45]
    node _T_358 = eq(_T_345, UInt<1>("h00")) @[fNFromRecFN.scala 56:18]
    node _T_359 = and(_T_356, _T_358) @[fNFromRecFN.scala 55:58]
    node _T_360 = bits(_T_341, 11, 10) @[fNFromRecFN.scala 57:23]
    node _T_362 = eq(_T_360, UInt<2>("h02")) @[fNFromRecFN.scala 57:48]
    node _T_363 = or(_T_359, _T_362) @[fNFromRecFN.scala 56:39]
    node _T_364 = bits(_T_341, 11, 10) @[fNFromRecFN.scala 58:30]
    node _T_366 = eq(_T_364, UInt<2>("h03")) @[fNFromRecFN.scala 58:55]
    node _T_367 = bits(_T_341, 9, 9) @[fNFromRecFN.scala 59:39]
    node _T_368 = and(_T_366, _T_367) @[fNFromRecFN.scala 59:31]
    node _T_370 = bits(_T_341, 5, 0) @[fNFromRecFN.scala 61:46]
    node _T_371 = sub(UInt<2>("h02"), _T_370) @[fNFromRecFN.scala 61:39]
    node _T_372 = asUInt(_T_371) @[fNFromRecFN.scala 61:39]
    node _T_373 = tail(_T_372, 1) @[fNFromRecFN.scala 61:39]
    node _T_375 = cat(UInt<1>("h01"), _T_342) @[Cat.scala 30:58]
    node _T_376 = dshr(_T_375, _T_373) @[fNFromRecFN.scala 63:35]
    node _T_377 = bits(_T_376, 51, 0) @[fNFromRecFN.scala 63:53]
    node _T_378 = bits(_T_341, 10, 0) @[fNFromRecFN.scala 65:18]
    node _T_380 = sub(_T_378, UInt<11>("h0401")) @[fNFromRecFN.scala 65:36]
    node _T_381 = asUInt(_T_380) @[fNFromRecFN.scala 65:36]
    node _T_382 = tail(_T_381, 1) @[fNFromRecFN.scala 65:36]
    node _T_383 = bits(_T_366, 0, 0) @[Bitwise.scala 71:15]
    node _T_386 = mux(_T_383, UInt<11>("h07ff"), UInt<11>("h00")) @[Bitwise.scala 71:12]
    node _T_387 = mux(_T_363, _T_382, _T_386) @[fNFromRecFN.scala 68:16]
    node _T_388 = or(_T_363, _T_368) @[fNFromRecFN.scala 70:26]
    node _T_390 = mux(_T_353, _T_377, UInt<1>("h00")) @[fNFromRecFN.scala 72:20]
    node _T_391 = mux(_T_388, _T_342, _T_390) @[fNFromRecFN.scala 70:16]
    node _T_392 = cat(_T_340, _T_387) @[Cat.scala 30:58]
    node _T_393 = cat(_T_392, _T_391) @[Cat.scala 30:58]
    node unrec_int = mux(in.single, unrec_s, _T_393) @[FPU.scala 304:10]
    node _T_394 = bits(in.in1, 32, 32) @[FPU.scala 201:18]
    node _T_395 = bits(in.in1, 31, 23) @[FPU.scala 202:17]
    node _T_396 = bits(in.in1, 22, 0) @[FPU.scala 203:17]
    node _T_397 = bits(_T_395, 8, 6) @[FPU.scala 205:26]
    node _T_398 = bits(_T_397, 2, 1) @[FPU.scala 206:27]
    node _T_400 = eq(_T_398, UInt<2>("h03")) @[FPU.scala 207:30]
    node _T_401 = bits(_T_395, 6, 0) @[FPU.scala 209:32]
    node _T_403 = lt(_T_401, UInt<2>("h02")) @[FPU.scala 209:48]
    node _T_405 = eq(_T_397, UInt<1>("h01")) @[FPU.scala 210:28]
    node _T_407 = eq(_T_398, UInt<1>("h01")) @[FPU.scala 210:50]
    node _T_408 = and(_T_407, _T_403) @[FPU.scala 210:62]
    node _T_409 = or(_T_405, _T_408) @[FPU.scala 210:40]
    node _T_411 = eq(_T_398, UInt<1>("h01")) @[FPU.scala 211:27]
    node _T_413 = eq(_T_403, UInt<1>("h00")) @[FPU.scala 211:42]
    node _T_414 = and(_T_411, _T_413) @[FPU.scala 211:39]
    node _T_416 = eq(_T_398, UInt<2>("h02")) @[FPU.scala 211:71]
    node _T_417 = or(_T_414, _T_416) @[FPU.scala 211:61]
    node _T_419 = eq(_T_397, UInt<1>("h00")) @[FPU.scala 212:23]
    node _T_420 = bits(_T_395, 6, 6) @[FPU.scala 213:34]
    node _T_422 = eq(_T_420, UInt<1>("h00")) @[FPU.scala 213:30]
    node _T_423 = and(_T_400, _T_422) @[FPU.scala 213:27]
    node _T_424 = not(_T_397) @[FPU.scala 214:22]
    node _T_426 = eq(_T_424, UInt<1>("h00")) @[FPU.scala 214:22]
    node _T_427 = bits(_T_396, 22, 22) @[FPU.scala 215:31]
    node _T_429 = eq(_T_427, UInt<1>("h00")) @[FPU.scala 215:27]
    node _T_430 = and(_T_426, _T_429) @[FPU.scala 215:24]
    node _T_431 = bits(_T_396, 22, 22) @[FPU.scala 216:30]
    node _T_432 = and(_T_426, _T_431) @[FPU.scala 216:24]
    node _T_434 = eq(_T_394, UInt<1>("h00")) @[FPU.scala 218:34]
    node _T_435 = and(_T_423, _T_434) @[FPU.scala 218:31]
    node _T_437 = eq(_T_394, UInt<1>("h00")) @[FPU.scala 218:53]
    node _T_438 = and(_T_417, _T_437) @[FPU.scala 218:50]
    node _T_440 = eq(_T_394, UInt<1>("h00")) @[FPU.scala 219:24]
    node _T_441 = and(_T_409, _T_440) @[FPU.scala 219:21]
    node _T_443 = eq(_T_394, UInt<1>("h00")) @[FPU.scala 219:41]
    node _T_444 = and(_T_419, _T_443) @[FPU.scala 219:38]
    node _T_445 = and(_T_419, _T_394) @[FPU.scala 219:55]
    node _T_446 = and(_T_409, _T_394) @[FPU.scala 220:21]
    node _T_447 = and(_T_417, _T_394) @[FPU.scala 220:39]
    node _T_448 = and(_T_423, _T_394) @[FPU.scala 220:54]
    node _T_449 = cat(_T_447, _T_448) @[Cat.scala 30:58]
    node _T_450 = cat(_T_444, _T_445) @[Cat.scala 30:58]
    node _T_451 = cat(_T_450, _T_446) @[Cat.scala 30:58]
    node _T_452 = cat(_T_451, _T_449) @[Cat.scala 30:58]
    node _T_453 = cat(_T_438, _T_441) @[Cat.scala 30:58]
    node _T_454 = cat(_T_432, _T_430) @[Cat.scala 30:58]
    node _T_455 = cat(_T_454, _T_435) @[Cat.scala 30:58]
    node _T_456 = cat(_T_455, _T_453) @[Cat.scala 30:58]
    node classify_s = cat(_T_456, _T_452) @[Cat.scala 30:58]
    node _T_457 = bits(in.in1, 64, 64) @[FPU.scala 201:18]
    node _T_458 = bits(in.in1, 63, 52) @[FPU.scala 202:17]
    node _T_459 = bits(in.in1, 51, 0) @[FPU.scala 203:17]
    node _T_460 = bits(_T_458, 11, 9) @[FPU.scala 205:26]
    node _T_461 = bits(_T_460, 2, 1) @[FPU.scala 206:27]
    node _T_463 = eq(_T_461, UInt<2>("h03")) @[FPU.scala 207:30]
    node _T_464 = bits(_T_458, 9, 0) @[FPU.scala 209:32]
    node _T_466 = lt(_T_464, UInt<2>("h02")) @[FPU.scala 209:48]
    node _T_468 = eq(_T_460, UInt<1>("h01")) @[FPU.scala 210:28]
    node _T_470 = eq(_T_461, UInt<1>("h01")) @[FPU.scala 210:50]
    node _T_471 = and(_T_470, _T_466) @[FPU.scala 210:62]
    node _T_472 = or(_T_468, _T_471) @[FPU.scala 210:40]
    node _T_474 = eq(_T_461, UInt<1>("h01")) @[FPU.scala 211:27]
    node _T_476 = eq(_T_466, UInt<1>("h00")) @[FPU.scala 211:42]
    node _T_477 = and(_T_474, _T_476) @[FPU.scala 211:39]
    node _T_479 = eq(_T_461, UInt<2>("h02")) @[FPU.scala 211:71]
    node _T_480 = or(_T_477, _T_479) @[FPU.scala 211:61]
    node _T_482 = eq(_T_460, UInt<1>("h00")) @[FPU.scala 212:23]
    node _T_483 = bits(_T_458, 9, 9) @[FPU.scala 213:34]
    node _T_485 = eq(_T_483, UInt<1>("h00")) @[FPU.scala 213:30]
    node _T_486 = and(_T_463, _T_485) @[FPU.scala 213:27]
    node _T_487 = not(_T_460) @[FPU.scala 214:22]
    node _T_489 = eq(_T_487, UInt<1>("h00")) @[FPU.scala 214:22]
    node _T_490 = bits(_T_459, 51, 51) @[FPU.scala 215:31]
    node _T_492 = eq(_T_490, UInt<1>("h00")) @[FPU.scala 215:27]
    node _T_493 = and(_T_489, _T_492) @[FPU.scala 215:24]
    node _T_494 = bits(_T_459, 51, 51) @[FPU.scala 216:30]
    node _T_495 = and(_T_489, _T_494) @[FPU.scala 216:24]
    node _T_497 = eq(_T_457, UInt<1>("h00")) @[FPU.scala 218:34]
    node _T_498 = and(_T_486, _T_497) @[FPU.scala 218:31]
    node _T_500 = eq(_T_457, UInt<1>("h00")) @[FPU.scala 218:53]
    node _T_501 = and(_T_480, _T_500) @[FPU.scala 218:50]
    node _T_503 = eq(_T_457, UInt<1>("h00")) @[FPU.scala 219:24]
    node _T_504 = and(_T_472, _T_503) @[FPU.scala 219:21]
    node _T_506 = eq(_T_457, UInt<1>("h00")) @[FPU.scala 219:41]
    node _T_507 = and(_T_482, _T_506) @[FPU.scala 219:38]
    node _T_508 = and(_T_482, _T_457) @[FPU.scala 219:55]
    node _T_509 = and(_T_472, _T_457) @[FPU.scala 220:21]
    node _T_510 = and(_T_480, _T_457) @[FPU.scala 220:39]
    node _T_511 = and(_T_486, _T_457) @[FPU.scala 220:54]
    node _T_512 = cat(_T_510, _T_511) @[Cat.scala 30:58]
    node _T_513 = cat(_T_507, _T_508) @[Cat.scala 30:58]
    node _T_514 = cat(_T_513, _T_509) @[Cat.scala 30:58]
    node _T_515 = cat(_T_514, _T_512) @[Cat.scala 30:58]
    node _T_516 = cat(_T_501, _T_504) @[Cat.scala 30:58]
    node _T_517 = cat(_T_495, _T_493) @[Cat.scala 30:58]
    node _T_518 = cat(_T_517, _T_498) @[Cat.scala 30:58]
    node _T_519 = cat(_T_518, _T_516) @[Cat.scala 30:58]
    node _T_520 = cat(_T_519, _T_515) @[Cat.scala 30:58]
    node classify_out = mux(in.single, classify_s, _T_520) @[FPU.scala 316:10]
    inst dcmp of CompareRecFN @[FPU.scala 319:20]
    dcmp.io is invalid
    dcmp.clock <= clock
    dcmp.reset <= reset
    dcmp.io.a <= in.in1 @[FPU.scala 320:13]
    dcmp.io.b <= in.in2 @[FPU.scala 321:13]
    node _T_521 = bits(in.rm, 1, 1) @[FPU.scala 322:30]
    node _T_523 = eq(_T_521, UInt<1>("h00")) @[FPU.scala 322:24]
    dcmp.io.signaling <= _T_523 @[FPU.scala 322:21]
    node _T_524 = bits(in.rm, 0, 0) @[FPU.scala 324:33]
    node _T_525 = mux(_T_524, classify_out, unrec_int) @[FPU.scala 324:27]
    io.out.bits.toint <= _T_525 @[FPU.scala 324:21]
    io.out.bits.store <= unrec_int @[FPU.scala 325:21]
    io.out.bits.exc <= UInt<1>("h00") @[FPU.scala 326:19]
    node _T_529 = and(in.cmd, UInt<4>("h0c")) @[FPU.scala 328:16]
    node _T_530 = eq(UInt<3>("h04"), _T_529) @[FPU.scala 328:16]
    when _T_530 : @[FPU.scala 328:30]
      node _T_531 = not(in.rm) @[FPU.scala 329:27]
      node _T_532 = cat(dcmp.io.lt, dcmp.io.eq) @[Cat.scala 30:58]
      node _T_533 = and(_T_531, _T_532) @[FPU.scala 329:34]
      node _T_535 = neq(_T_533, UInt<1>("h00")) @[FPU.scala 329:65]
      io.out.bits.toint <= _T_535 @[FPU.scala 329:23]
      io.out.bits.exc <= dcmp.io.exceptionFlags @[FPU.scala 330:21]
      skip @[FPU.scala 328:30]
    node _T_538 = and(in.cmd, UInt<4>("h0c")) @[FPU.scala 332:16]
    node _T_539 = eq(UInt<4>("h08"), _T_538) @[FPU.scala 332:16]
    when _T_539 : @[FPU.scala 332:33]
      inst RecFNToIN of RecFNToIN @[FPU.scala 336:24]
      RecFNToIN.io is invalid
      RecFNToIN.clock <= clock
      RecFNToIN.reset <= reset
      RecFNToIN.io.in <= in.in1 @[FPU.scala 337:18]
      RecFNToIN.io.roundingMode <= in.rm @[FPU.scala 338:28]
      node _T_540 = bits(in.typ, 0, 0) @[FPU.scala 339:35]
      node _T_541 = not(_T_540) @[FPU.scala 339:28]
      RecFNToIN.io.signedOut <= _T_541 @[FPU.scala 339:25]
      node _T_542 = bits(in.typ, 1, 1) @[Package.scala 44:13]
      node _T_544 = eq(_T_542, UInt<1>("h00")) @[FPU.scala 340:44]
      when _T_544 : @[FPU.scala 340:51]
        node _T_545 = bits(RecFNToIN.io.out, 31, 31) @[Package.scala 40:38]
        node _T_546 = bits(_T_545, 0, 0) @[Bitwise.scala 71:15]
        node _T_549 = mux(_T_546, UInt<32>("h0ffffffff"), UInt<32>("h00")) @[Bitwise.scala 71:12]
        node _T_550 = cat(_T_549, RecFNToIN.io.out) @[Cat.scala 30:58]
        io.out.bits.toint <= _T_550 @[FPU.scala 341:27]
        node _T_551 = bits(RecFNToIN.io.intExceptionFlags, 2, 1) @[FPU.scala 342:57]
        node _T_553 = neq(_T_551, UInt<1>("h00")) @[FPU.scala 342:64]
        node _T_555 = bits(RecFNToIN.io.intExceptionFlags, 0, 0) @[FPU.scala 342:106]
        node _T_556 = cat(_T_553, UInt<3>("h00")) @[Cat.scala 30:58]
        node _T_557 = cat(_T_556, _T_555) @[Cat.scala 30:58]
        io.out.bits.exc <= _T_557 @[FPU.scala 342:25]
        skip @[FPU.scala 340:51]
      inst RecFNToIN_1 of RecFNToIN_1 @[FPU.scala 336:24]
      RecFNToIN_1.io is invalid
      RecFNToIN_1.clock <= clock
      RecFNToIN_1.reset <= reset
      RecFNToIN_1.io.in <= in.in1 @[FPU.scala 337:18]
      RecFNToIN_1.io.roundingMode <= in.rm @[FPU.scala 338:28]
      node _T_558 = bits(in.typ, 0, 0) @[FPU.scala 339:35]
      node _T_559 = not(_T_558) @[FPU.scala 339:28]
      RecFNToIN_1.io.signedOut <= _T_559 @[FPU.scala 339:25]
      node _T_560 = bits(in.typ, 1, 1) @[Package.scala 44:13]
      node _T_562 = eq(_T_560, UInt<1>("h01")) @[FPU.scala 340:44]
      when _T_562 : @[FPU.scala 340:51]
        io.out.bits.toint <= RecFNToIN_1.io.out @[FPU.scala 341:27]
        node _T_563 = bits(RecFNToIN_1.io.intExceptionFlags, 2, 1) @[FPU.scala 342:57]
        node _T_565 = neq(_T_563, UInt<1>("h00")) @[FPU.scala 342:64]
        node _T_567 = bits(RecFNToIN_1.io.intExceptionFlags, 0, 0) @[FPU.scala 342:106]
        node _T_568 = cat(_T_565, UInt<3>("h00")) @[Cat.scala 30:58]
        node _T_569 = cat(_T_568, _T_567) @[Cat.scala 30:58]
        io.out.bits.exc <= _T_569 @[FPU.scala 342:25]
        skip @[FPU.scala 340:51]
      skip @[FPU.scala 332:33]
    io.out.valid <= valid @[FPU.scala 347:16]
    io.out.bits.lt <= dcmp.io.lt @[FPU.scala 348:18]
    io.as_double <- in @[FPU.scala 349:16]
    
  module IntToFP : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip in : {valid : UInt<1>, bits : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}}, out : {valid : UInt<1>, bits : {data : UInt<65>, exc : UInt<5>}}}
    
    io is invalid
    io is invalid
    reg _T_132 : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[Valid.scala 47:18]
    _T_132 <= io.in.valid @[Valid.scala 47:18]
    reg _T_155 : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}, clock @[Reg.scala 34:16]
    when io.in.valid : @[Reg.scala 35:19]
      _T_155 <- io.in.bits @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    wire in : {valid : UInt<1>, bits : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}} @[Valid.scala 42:21]
    in is invalid @[Valid.scala 42:21]
    in.valid <= _T_132 @[Valid.scala 43:17]
    in.bits <- _T_155 @[Valid.scala 44:16]
    wire mux : {data : UInt<65>, exc : UInt<5>} @[FPU.scala 360:17]
    mux is invalid @[FPU.scala 360:17]
    mux.exc <= UInt<1>("h00") @[FPU.scala 361:11]
    node _T_276 = bits(in.bits.in1, 31, 31) @[recFNFromFN.scala 47:22]
    node _T_277 = bits(in.bits.in1, 30, 23) @[recFNFromFN.scala 48:23]
    node _T_278 = bits(in.bits.in1, 22, 0) @[recFNFromFN.scala 49:25]
    node _T_280 = eq(_T_277, UInt<1>("h00")) @[recFNFromFN.scala 51:34]
    node _T_282 = eq(_T_278, UInt<1>("h00")) @[recFNFromFN.scala 52:38]
    node _T_283 = and(_T_280, _T_282) @[recFNFromFN.scala 53:34]
    node _T_284 = shl(_T_278, 9) @[recFNFromFN.scala 56:26]
    node _T_285 = bits(_T_284, 31, 16) @[CircuitMath.scala 35:17]
    node _T_286 = bits(_T_284, 15, 0) @[CircuitMath.scala 36:17]
    node _T_288 = neq(_T_285, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_289 = bits(_T_285, 15, 8) @[CircuitMath.scala 35:17]
    node _T_290 = bits(_T_285, 7, 0) @[CircuitMath.scala 36:17]
    node _T_292 = neq(_T_289, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_293 = bits(_T_289, 7, 4) @[CircuitMath.scala 35:17]
    node _T_294 = bits(_T_289, 3, 0) @[CircuitMath.scala 36:17]
    node _T_296 = neq(_T_293, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_297 = bits(_T_293, 3, 3) @[CircuitMath.scala 32:12]
    node _T_299 = bits(_T_293, 2, 2) @[CircuitMath.scala 32:12]
    node _T_301 = bits(_T_293, 1, 1) @[CircuitMath.scala 30:8]
    node _T_302 = mux(_T_299, UInt<2>("h02"), _T_301) @[CircuitMath.scala 32:10]
    node _T_303 = mux(_T_297, UInt<2>("h03"), _T_302) @[CircuitMath.scala 32:10]
    node _T_304 = bits(_T_294, 3, 3) @[CircuitMath.scala 32:12]
    node _T_306 = bits(_T_294, 2, 2) @[CircuitMath.scala 32:12]
    node _T_308 = bits(_T_294, 1, 1) @[CircuitMath.scala 30:8]
    node _T_309 = mux(_T_306, UInt<2>("h02"), _T_308) @[CircuitMath.scala 32:10]
    node _T_310 = mux(_T_304, UInt<2>("h03"), _T_309) @[CircuitMath.scala 32:10]
    node _T_311 = mux(_T_296, _T_303, _T_310) @[CircuitMath.scala 38:21]
    node _T_312 = cat(_T_296, _T_311) @[Cat.scala 30:58]
    node _T_313 = bits(_T_290, 7, 4) @[CircuitMath.scala 35:17]
    node _T_314 = bits(_T_290, 3, 0) @[CircuitMath.scala 36:17]
    node _T_316 = neq(_T_313, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_317 = bits(_T_313, 3, 3) @[CircuitMath.scala 32:12]
    node _T_319 = bits(_T_313, 2, 2) @[CircuitMath.scala 32:12]
    node _T_321 = bits(_T_313, 1, 1) @[CircuitMath.scala 30:8]
    node _T_322 = mux(_T_319, UInt<2>("h02"), _T_321) @[CircuitMath.scala 32:10]
    node _T_323 = mux(_T_317, UInt<2>("h03"), _T_322) @[CircuitMath.scala 32:10]
    node _T_324 = bits(_T_314, 3, 3) @[CircuitMath.scala 32:12]
    node _T_326 = bits(_T_314, 2, 2) @[CircuitMath.scala 32:12]
    node _T_328 = bits(_T_314, 1, 1) @[CircuitMath.scala 30:8]
    node _T_329 = mux(_T_326, UInt<2>("h02"), _T_328) @[CircuitMath.scala 32:10]
    node _T_330 = mux(_T_324, UInt<2>("h03"), _T_329) @[CircuitMath.scala 32:10]
    node _T_331 = mux(_T_316, _T_323, _T_330) @[CircuitMath.scala 38:21]
    node _T_332 = cat(_T_316, _T_331) @[Cat.scala 30:58]
    node _T_333 = mux(_T_292, _T_312, _T_332) @[CircuitMath.scala 38:21]
    node _T_334 = cat(_T_292, _T_333) @[Cat.scala 30:58]
    node _T_335 = bits(_T_286, 15, 8) @[CircuitMath.scala 35:17]
    node _T_336 = bits(_T_286, 7, 0) @[CircuitMath.scala 36:17]
    node _T_338 = neq(_T_335, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_339 = bits(_T_335, 7, 4) @[CircuitMath.scala 35:17]
    node _T_340 = bits(_T_335, 3, 0) @[CircuitMath.scala 36:17]
    node _T_342 = neq(_T_339, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_343 = bits(_T_339, 3, 3) @[CircuitMath.scala 32:12]
    node _T_345 = bits(_T_339, 2, 2) @[CircuitMath.scala 32:12]
    node _T_347 = bits(_T_339, 1, 1) @[CircuitMath.scala 30:8]
    node _T_348 = mux(_T_345, UInt<2>("h02"), _T_347) @[CircuitMath.scala 32:10]
    node _T_349 = mux(_T_343, UInt<2>("h03"), _T_348) @[CircuitMath.scala 32:10]
    node _T_350 = bits(_T_340, 3, 3) @[CircuitMath.scala 32:12]
    node _T_352 = bits(_T_340, 2, 2) @[CircuitMath.scala 32:12]
    node _T_354 = bits(_T_340, 1, 1) @[CircuitMath.scala 30:8]
    node _T_355 = mux(_T_352, UInt<2>("h02"), _T_354) @[CircuitMath.scala 32:10]
    node _T_356 = mux(_T_350, UInt<2>("h03"), _T_355) @[CircuitMath.scala 32:10]
    node _T_357 = mux(_T_342, _T_349, _T_356) @[CircuitMath.scala 38:21]
    node _T_358 = cat(_T_342, _T_357) @[Cat.scala 30:58]
    node _T_359 = bits(_T_336, 7, 4) @[CircuitMath.scala 35:17]
    node _T_360 = bits(_T_336, 3, 0) @[CircuitMath.scala 36:17]
    node _T_362 = neq(_T_359, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_363 = bits(_T_359, 3, 3) @[CircuitMath.scala 32:12]
    node _T_365 = bits(_T_359, 2, 2) @[CircuitMath.scala 32:12]
    node _T_367 = bits(_T_359, 1, 1) @[CircuitMath.scala 30:8]
    node _T_368 = mux(_T_365, UInt<2>("h02"), _T_367) @[CircuitMath.scala 32:10]
    node _T_369 = mux(_T_363, UInt<2>("h03"), _T_368) @[CircuitMath.scala 32:10]
    node _T_370 = bits(_T_360, 3, 3) @[CircuitMath.scala 32:12]
    node _T_372 = bits(_T_360, 2, 2) @[CircuitMath.scala 32:12]
    node _T_374 = bits(_T_360, 1, 1) @[CircuitMath.scala 30:8]
    node _T_375 = mux(_T_372, UInt<2>("h02"), _T_374) @[CircuitMath.scala 32:10]
    node _T_376 = mux(_T_370, UInt<2>("h03"), _T_375) @[CircuitMath.scala 32:10]
    node _T_377 = mux(_T_362, _T_369, _T_376) @[CircuitMath.scala 38:21]
    node _T_378 = cat(_T_362, _T_377) @[Cat.scala 30:58]
    node _T_379 = mux(_T_338, _T_358, _T_378) @[CircuitMath.scala 38:21]
    node _T_380 = cat(_T_338, _T_379) @[Cat.scala 30:58]
    node _T_381 = mux(_T_288, _T_334, _T_380) @[CircuitMath.scala 38:21]
    node _T_382 = cat(_T_288, _T_381) @[Cat.scala 30:58]
    node _T_383 = not(_T_382) @[recFNFromFN.scala 56:13]
    node _T_384 = dshl(_T_278, _T_383) @[recFNFromFN.scala 58:25]
    node _T_385 = bits(_T_384, 21, 0) @[recFNFromFN.scala 58:37]
    node _T_387 = cat(_T_385, UInt<1>("h00")) @[Cat.scala 30:58]
    node _T_392 = mux(UInt<1>("h01"), UInt<9>("h01ff"), UInt<9>("h00")) @[Bitwise.scala 71:12]
    node _T_393 = xor(_T_383, _T_392) @[recFNFromFN.scala 62:27]
    node _T_394 = mux(_T_280, _T_393, _T_277) @[recFNFromFN.scala 61:16]
    node _T_398 = mux(_T_280, UInt<2>("h02"), UInt<1>("h01")) @[recFNFromFN.scala 64:47]
    node _T_399 = or(UInt<8>("h080"), _T_398) @[recFNFromFN.scala 64:42]
    node _T_400 = add(_T_394, _T_399) @[recFNFromFN.scala 64:15]
    node _T_401 = tail(_T_400, 1) @[recFNFromFN.scala 64:15]
    node _T_402 = bits(_T_401, 8, 7) @[recFNFromFN.scala 67:25]
    node _T_404 = eq(_T_402, UInt<2>("h03")) @[recFNFromFN.scala 67:50]
    node _T_406 = eq(_T_282, UInt<1>("h00")) @[recFNFromFN.scala 68:17]
    node _T_407 = and(_T_404, _T_406) @[recFNFromFN.scala 67:63]
    node _T_408 = bits(_T_283, 0, 0) @[Bitwise.scala 71:15]
    node _T_411 = mux(_T_408, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 71:12]
    node _T_412 = shl(_T_411, 6) @[recFNFromFN.scala 71:45]
    node _T_413 = not(_T_412) @[recFNFromFN.scala 71:28]
    node _T_414 = and(_T_401, _T_413) @[recFNFromFN.scala 71:26]
    node _T_415 = shl(_T_407, 6) @[recFNFromFN.scala 72:22]
    node _T_416 = or(_T_414, _T_415) @[recFNFromFN.scala 71:64]
    node _T_417 = mux(_T_280, _T_387, _T_278) @[recFNFromFN.scala 73:27]
    node _T_418 = cat(_T_276, _T_416) @[Cat.scala 30:58]
    node _T_419 = cat(_T_418, _T_417) @[Cat.scala 30:58]
    mux.data <= _T_419 @[FPU.scala 362:12]
    node _T_421 = eq(in.bits.single, UInt<1>("h00")) @[FPU.scala 363:24]
    when _T_421 : @[FPU.scala 363:41]
      node _T_422 = bits(in.bits.in1, 63, 63) @[recFNFromFN.scala 47:22]
      node _T_423 = bits(in.bits.in1, 62, 52) @[recFNFromFN.scala 48:23]
      node _T_424 = bits(in.bits.in1, 51, 0) @[recFNFromFN.scala 49:25]
      node _T_426 = eq(_T_423, UInt<1>("h00")) @[recFNFromFN.scala 51:34]
      node _T_428 = eq(_T_424, UInt<1>("h00")) @[recFNFromFN.scala 52:38]
      node _T_429 = and(_T_426, _T_428) @[recFNFromFN.scala 53:34]
      node _T_430 = shl(_T_424, 12) @[recFNFromFN.scala 56:26]
      node _T_431 = bits(_T_430, 63, 32) @[CircuitMath.scala 35:17]
      node _T_432 = bits(_T_430, 31, 0) @[CircuitMath.scala 36:17]
      node _T_434 = neq(_T_431, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_435 = bits(_T_431, 31, 16) @[CircuitMath.scala 35:17]
      node _T_436 = bits(_T_431, 15, 0) @[CircuitMath.scala 36:17]
      node _T_438 = neq(_T_435, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_439 = bits(_T_435, 15, 8) @[CircuitMath.scala 35:17]
      node _T_440 = bits(_T_435, 7, 0) @[CircuitMath.scala 36:17]
      node _T_442 = neq(_T_439, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_443 = bits(_T_439, 7, 4) @[CircuitMath.scala 35:17]
      node _T_444 = bits(_T_439, 3, 0) @[CircuitMath.scala 36:17]
      node _T_446 = neq(_T_443, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_447 = bits(_T_443, 3, 3) @[CircuitMath.scala 32:12]
      node _T_449 = bits(_T_443, 2, 2) @[CircuitMath.scala 32:12]
      node _T_451 = bits(_T_443, 1, 1) @[CircuitMath.scala 30:8]
      node _T_452 = mux(_T_449, UInt<2>("h02"), _T_451) @[CircuitMath.scala 32:10]
      node _T_453 = mux(_T_447, UInt<2>("h03"), _T_452) @[CircuitMath.scala 32:10]
      node _T_454 = bits(_T_444, 3, 3) @[CircuitMath.scala 32:12]
      node _T_456 = bits(_T_444, 2, 2) @[CircuitMath.scala 32:12]
      node _T_458 = bits(_T_444, 1, 1) @[CircuitMath.scala 30:8]
      node _T_459 = mux(_T_456, UInt<2>("h02"), _T_458) @[CircuitMath.scala 32:10]
      node _T_460 = mux(_T_454, UInt<2>("h03"), _T_459) @[CircuitMath.scala 32:10]
      node _T_461 = mux(_T_446, _T_453, _T_460) @[CircuitMath.scala 38:21]
      node _T_462 = cat(_T_446, _T_461) @[Cat.scala 30:58]
      node _T_463 = bits(_T_440, 7, 4) @[CircuitMath.scala 35:17]
      node _T_464 = bits(_T_440, 3, 0) @[CircuitMath.scala 36:17]
      node _T_466 = neq(_T_463, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_467 = bits(_T_463, 3, 3) @[CircuitMath.scala 32:12]
      node _T_469 = bits(_T_463, 2, 2) @[CircuitMath.scala 32:12]
      node _T_471 = bits(_T_463, 1, 1) @[CircuitMath.scala 30:8]
      node _T_472 = mux(_T_469, UInt<2>("h02"), _T_471) @[CircuitMath.scala 32:10]
      node _T_473 = mux(_T_467, UInt<2>("h03"), _T_472) @[CircuitMath.scala 32:10]
      node _T_474 = bits(_T_464, 3, 3) @[CircuitMath.scala 32:12]
      node _T_476 = bits(_T_464, 2, 2) @[CircuitMath.scala 32:12]
      node _T_478 = bits(_T_464, 1, 1) @[CircuitMath.scala 30:8]
      node _T_479 = mux(_T_476, UInt<2>("h02"), _T_478) @[CircuitMath.scala 32:10]
      node _T_480 = mux(_T_474, UInt<2>("h03"), _T_479) @[CircuitMath.scala 32:10]
      node _T_481 = mux(_T_466, _T_473, _T_480) @[CircuitMath.scala 38:21]
      node _T_482 = cat(_T_466, _T_481) @[Cat.scala 30:58]
      node _T_483 = mux(_T_442, _T_462, _T_482) @[CircuitMath.scala 38:21]
      node _T_484 = cat(_T_442, _T_483) @[Cat.scala 30:58]
      node _T_485 = bits(_T_436, 15, 8) @[CircuitMath.scala 35:17]
      node _T_486 = bits(_T_436, 7, 0) @[CircuitMath.scala 36:17]
      node _T_488 = neq(_T_485, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_489 = bits(_T_485, 7, 4) @[CircuitMath.scala 35:17]
      node _T_490 = bits(_T_485, 3, 0) @[CircuitMath.scala 36:17]
      node _T_492 = neq(_T_489, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_493 = bits(_T_489, 3, 3) @[CircuitMath.scala 32:12]
      node _T_495 = bits(_T_489, 2, 2) @[CircuitMath.scala 32:12]
      node _T_497 = bits(_T_489, 1, 1) @[CircuitMath.scala 30:8]
      node _T_498 = mux(_T_495, UInt<2>("h02"), _T_497) @[CircuitMath.scala 32:10]
      node _T_499 = mux(_T_493, UInt<2>("h03"), _T_498) @[CircuitMath.scala 32:10]
      node _T_500 = bits(_T_490, 3, 3) @[CircuitMath.scala 32:12]
      node _T_502 = bits(_T_490, 2, 2) @[CircuitMath.scala 32:12]
      node _T_504 = bits(_T_490, 1, 1) @[CircuitMath.scala 30:8]
      node _T_505 = mux(_T_502, UInt<2>("h02"), _T_504) @[CircuitMath.scala 32:10]
      node _T_506 = mux(_T_500, UInt<2>("h03"), _T_505) @[CircuitMath.scala 32:10]
      node _T_507 = mux(_T_492, _T_499, _T_506) @[CircuitMath.scala 38:21]
      node _T_508 = cat(_T_492, _T_507) @[Cat.scala 30:58]
      node _T_509 = bits(_T_486, 7, 4) @[CircuitMath.scala 35:17]
      node _T_510 = bits(_T_486, 3, 0) @[CircuitMath.scala 36:17]
      node _T_512 = neq(_T_509, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_513 = bits(_T_509, 3, 3) @[CircuitMath.scala 32:12]
      node _T_515 = bits(_T_509, 2, 2) @[CircuitMath.scala 32:12]
      node _T_517 = bits(_T_509, 1, 1) @[CircuitMath.scala 30:8]
      node _T_518 = mux(_T_515, UInt<2>("h02"), _T_517) @[CircuitMath.scala 32:10]
      node _T_519 = mux(_T_513, UInt<2>("h03"), _T_518) @[CircuitMath.scala 32:10]
      node _T_520 = bits(_T_510, 3, 3) @[CircuitMath.scala 32:12]
      node _T_522 = bits(_T_510, 2, 2) @[CircuitMath.scala 32:12]
      node _T_524 = bits(_T_510, 1, 1) @[CircuitMath.scala 30:8]
      node _T_525 = mux(_T_522, UInt<2>("h02"), _T_524) @[CircuitMath.scala 32:10]
      node _T_526 = mux(_T_520, UInt<2>("h03"), _T_525) @[CircuitMath.scala 32:10]
      node _T_527 = mux(_T_512, _T_519, _T_526) @[CircuitMath.scala 38:21]
      node _T_528 = cat(_T_512, _T_527) @[Cat.scala 30:58]
      node _T_529 = mux(_T_488, _T_508, _T_528) @[CircuitMath.scala 38:21]
      node _T_530 = cat(_T_488, _T_529) @[Cat.scala 30:58]
      node _T_531 = mux(_T_438, _T_484, _T_530) @[CircuitMath.scala 38:21]
      node _T_532 = cat(_T_438, _T_531) @[Cat.scala 30:58]
      node _T_533 = bits(_T_432, 31, 16) @[CircuitMath.scala 35:17]
      node _T_534 = bits(_T_432, 15, 0) @[CircuitMath.scala 36:17]
      node _T_536 = neq(_T_533, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_537 = bits(_T_533, 15, 8) @[CircuitMath.scala 35:17]
      node _T_538 = bits(_T_533, 7, 0) @[CircuitMath.scala 36:17]
      node _T_540 = neq(_T_537, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_541 = bits(_T_537, 7, 4) @[CircuitMath.scala 35:17]
      node _T_542 = bits(_T_537, 3, 0) @[CircuitMath.scala 36:17]
      node _T_544 = neq(_T_541, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_545 = bits(_T_541, 3, 3) @[CircuitMath.scala 32:12]
      node _T_547 = bits(_T_541, 2, 2) @[CircuitMath.scala 32:12]
      node _T_549 = bits(_T_541, 1, 1) @[CircuitMath.scala 30:8]
      node _T_550 = mux(_T_547, UInt<2>("h02"), _T_549) @[CircuitMath.scala 32:10]
      node _T_551 = mux(_T_545, UInt<2>("h03"), _T_550) @[CircuitMath.scala 32:10]
      node _T_552 = bits(_T_542, 3, 3) @[CircuitMath.scala 32:12]
      node _T_554 = bits(_T_542, 2, 2) @[CircuitMath.scala 32:12]
      node _T_556 = bits(_T_542, 1, 1) @[CircuitMath.scala 30:8]
      node _T_557 = mux(_T_554, UInt<2>("h02"), _T_556) @[CircuitMath.scala 32:10]
      node _T_558 = mux(_T_552, UInt<2>("h03"), _T_557) @[CircuitMath.scala 32:10]
      node _T_559 = mux(_T_544, _T_551, _T_558) @[CircuitMath.scala 38:21]
      node _T_560 = cat(_T_544, _T_559) @[Cat.scala 30:58]
      node _T_561 = bits(_T_538, 7, 4) @[CircuitMath.scala 35:17]
      node _T_562 = bits(_T_538, 3, 0) @[CircuitMath.scala 36:17]
      node _T_564 = neq(_T_561, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_565 = bits(_T_561, 3, 3) @[CircuitMath.scala 32:12]
      node _T_567 = bits(_T_561, 2, 2) @[CircuitMath.scala 32:12]
      node _T_569 = bits(_T_561, 1, 1) @[CircuitMath.scala 30:8]
      node _T_570 = mux(_T_567, UInt<2>("h02"), _T_569) @[CircuitMath.scala 32:10]
      node _T_571 = mux(_T_565, UInt<2>("h03"), _T_570) @[CircuitMath.scala 32:10]
      node _T_572 = bits(_T_562, 3, 3) @[CircuitMath.scala 32:12]
      node _T_574 = bits(_T_562, 2, 2) @[CircuitMath.scala 32:12]
      node _T_576 = bits(_T_562, 1, 1) @[CircuitMath.scala 30:8]
      node _T_577 = mux(_T_574, UInt<2>("h02"), _T_576) @[CircuitMath.scala 32:10]
      node _T_578 = mux(_T_572, UInt<2>("h03"), _T_577) @[CircuitMath.scala 32:10]
      node _T_579 = mux(_T_564, _T_571, _T_578) @[CircuitMath.scala 38:21]
      node _T_580 = cat(_T_564, _T_579) @[Cat.scala 30:58]
      node _T_581 = mux(_T_540, _T_560, _T_580) @[CircuitMath.scala 38:21]
      node _T_582 = cat(_T_540, _T_581) @[Cat.scala 30:58]
      node _T_583 = bits(_T_534, 15, 8) @[CircuitMath.scala 35:17]
      node _T_584 = bits(_T_534, 7, 0) @[CircuitMath.scala 36:17]
      node _T_586 = neq(_T_583, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_587 = bits(_T_583, 7, 4) @[CircuitMath.scala 35:17]
      node _T_588 = bits(_T_583, 3, 0) @[CircuitMath.scala 36:17]
      node _T_590 = neq(_T_587, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_591 = bits(_T_587, 3, 3) @[CircuitMath.scala 32:12]
      node _T_593 = bits(_T_587, 2, 2) @[CircuitMath.scala 32:12]
      node _T_595 = bits(_T_587, 1, 1) @[CircuitMath.scala 30:8]
      node _T_596 = mux(_T_593, UInt<2>("h02"), _T_595) @[CircuitMath.scala 32:10]
      node _T_597 = mux(_T_591, UInt<2>("h03"), _T_596) @[CircuitMath.scala 32:10]
      node _T_598 = bits(_T_588, 3, 3) @[CircuitMath.scala 32:12]
      node _T_600 = bits(_T_588, 2, 2) @[CircuitMath.scala 32:12]
      node _T_602 = bits(_T_588, 1, 1) @[CircuitMath.scala 30:8]
      node _T_603 = mux(_T_600, UInt<2>("h02"), _T_602) @[CircuitMath.scala 32:10]
      node _T_604 = mux(_T_598, UInt<2>("h03"), _T_603) @[CircuitMath.scala 32:10]
      node _T_605 = mux(_T_590, _T_597, _T_604) @[CircuitMath.scala 38:21]
      node _T_606 = cat(_T_590, _T_605) @[Cat.scala 30:58]
      node _T_607 = bits(_T_584, 7, 4) @[CircuitMath.scala 35:17]
      node _T_608 = bits(_T_584, 3, 0) @[CircuitMath.scala 36:17]
      node _T_610 = neq(_T_607, UInt<1>("h00")) @[CircuitMath.scala 37:22]
      node _T_611 = bits(_T_607, 3, 3) @[CircuitMath.scala 32:12]
      node _T_613 = bits(_T_607, 2, 2) @[CircuitMath.scala 32:12]
      node _T_615 = bits(_T_607, 1, 1) @[CircuitMath.scala 30:8]
      node _T_616 = mux(_T_613, UInt<2>("h02"), _T_615) @[CircuitMath.scala 32:10]
      node _T_617 = mux(_T_611, UInt<2>("h03"), _T_616) @[CircuitMath.scala 32:10]
      node _T_618 = bits(_T_608, 3, 3) @[CircuitMath.scala 32:12]
      node _T_620 = bits(_T_608, 2, 2) @[CircuitMath.scala 32:12]
      node _T_622 = bits(_T_608, 1, 1) @[CircuitMath.scala 30:8]
      node _T_623 = mux(_T_620, UInt<2>("h02"), _T_622) @[CircuitMath.scala 32:10]
      node _T_624 = mux(_T_618, UInt<2>("h03"), _T_623) @[CircuitMath.scala 32:10]
      node _T_625 = mux(_T_610, _T_617, _T_624) @[CircuitMath.scala 38:21]
      node _T_626 = cat(_T_610, _T_625) @[Cat.scala 30:58]
      node _T_627 = mux(_T_586, _T_606, _T_626) @[CircuitMath.scala 38:21]
      node _T_628 = cat(_T_586, _T_627) @[Cat.scala 30:58]
      node _T_629 = mux(_T_536, _T_582, _T_628) @[CircuitMath.scala 38:21]
      node _T_630 = cat(_T_536, _T_629) @[Cat.scala 30:58]
      node _T_631 = mux(_T_434, _T_532, _T_630) @[CircuitMath.scala 38:21]
      node _T_632 = cat(_T_434, _T_631) @[Cat.scala 30:58]
      node _T_633 = not(_T_632) @[recFNFromFN.scala 56:13]
      node _T_634 = dshl(_T_424, _T_633) @[recFNFromFN.scala 58:25]
      node _T_635 = bits(_T_634, 50, 0) @[recFNFromFN.scala 58:37]
      node _T_637 = cat(_T_635, UInt<1>("h00")) @[Cat.scala 30:58]
      node _T_642 = mux(UInt<1>("h01"), UInt<12>("h0fff"), UInt<12>("h00")) @[Bitwise.scala 71:12]
      node _T_643 = xor(_T_633, _T_642) @[recFNFromFN.scala 62:27]
      node _T_644 = mux(_T_426, _T_643, _T_423) @[recFNFromFN.scala 61:16]
      node _T_648 = mux(_T_426, UInt<2>("h02"), UInt<1>("h01")) @[recFNFromFN.scala 64:47]
      node _T_649 = or(UInt<11>("h0400"), _T_648) @[recFNFromFN.scala 64:42]
      node _T_650 = add(_T_644, _T_649) @[recFNFromFN.scala 64:15]
      node _T_651 = tail(_T_650, 1) @[recFNFromFN.scala 64:15]
      node _T_652 = bits(_T_651, 11, 10) @[recFNFromFN.scala 67:25]
      node _T_654 = eq(_T_652, UInt<2>("h03")) @[recFNFromFN.scala 67:50]
      node _T_656 = eq(_T_428, UInt<1>("h00")) @[recFNFromFN.scala 68:17]
      node _T_657 = and(_T_654, _T_656) @[recFNFromFN.scala 67:63]
      node _T_658 = bits(_T_429, 0, 0) @[Bitwise.scala 71:15]
      node _T_661 = mux(_T_658, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 71:12]
      node _T_662 = shl(_T_661, 9) @[recFNFromFN.scala 71:45]
      node _T_663 = not(_T_662) @[recFNFromFN.scala 71:28]
      node _T_664 = and(_T_651, _T_663) @[recFNFromFN.scala 71:26]
      node _T_665 = shl(_T_657, 9) @[recFNFromFN.scala 72:22]
      node _T_666 = or(_T_664, _T_665) @[recFNFromFN.scala 71:64]
      node _T_667 = mux(_T_426, _T_637, _T_424) @[recFNFromFN.scala 73:27]
      node _T_668 = cat(_T_422, _T_666) @[Cat.scala 30:58]
      node _T_669 = cat(_T_668, _T_667) @[Cat.scala 30:58]
      mux.data <= _T_669 @[FPU.scala 364:14]
      skip @[FPU.scala 363:41]
    node _T_670 = asSInt(in.bits.in1) @[FPU.scala 370:39]
    wire _T_671 : SInt
    _T_671 is invalid
    _T_671 <= _T_670
    node _T_672 = bits(in.bits.in1, 31, 0) @[FPU.scala 372:33]
    node _T_673 = bits(in.bits.typ, 1, 1) @[Package.scala 44:13]
    node _T_675 = eq(_T_673, UInt<1>("h00")) @[FPU.scala 373:49]
    when _T_675 : @[FPU.scala 373:56]
      node _T_676 = bits(in.bits.typ, 0, 0) @[FPU.scala 374:31]
      node _T_677 = cvt(_T_672) @[FPU.scala 374:45]
      node _T_678 = asSInt(_T_672) @[FPU.scala 374:60]
      node _T_679 = mux(_T_676, _T_677, _T_678) @[FPU.scala 374:19]
      _T_671 <= _T_679 @[FPU.scala 374:13]
      skip @[FPU.scala 373:56]
    node intValue = asUInt(_T_671) @[FPU.scala 377:9]
    node _T_682 = and(in.bits.cmd, UInt<3>("h04")) @[FPU.scala 380:21]
    node _T_683 = eq(UInt<1>("h00"), _T_682) @[FPU.scala 380:21]
    when _T_683 : @[FPU.scala 380:38]
      inst INToRecFN of INToRecFN @[FPU.scala 381:21]
      INToRecFN.io is invalid
      INToRecFN.clock <= clock
      INToRecFN.reset <= reset
      node _T_684 = bits(in.bits.typ, 0, 0) @[FPU.scala 382:36]
      node _T_685 = not(_T_684) @[FPU.scala 382:24]
      INToRecFN.io.signedIn <= _T_685 @[FPU.scala 382:21]
      INToRecFN.io.in <= intValue @[FPU.scala 383:15]
      INToRecFN.io.roundingMode <= in.bits.rm @[FPU.scala 384:25]
      inst INToRecFN_1 of INToRecFN_1 @[FPU.scala 391:25]
      INToRecFN_1.io is invalid
      INToRecFN_1.clock <= clock
      INToRecFN_1.reset <= reset
      node _T_686 = bits(in.bits.typ, 0, 0) @[FPU.scala 392:40]
      node _T_687 = not(_T_686) @[FPU.scala 392:28]
      INToRecFN_1.io.signedIn <= _T_687 @[FPU.scala 392:25]
      INToRecFN_1.io.in <= intValue @[FPU.scala 393:19]
      INToRecFN_1.io.roundingMode <= in.bits.rm @[FPU.scala 394:29]
      node _T_688 = shr(INToRecFN_1.io.out, 33) @[FPU.scala 396:36]
      node _T_689 = cat(_T_688, INToRecFN.io.out) @[Cat.scala 30:58]
      mux.data <= _T_689 @[FPU.scala 396:18]
      mux.exc <= INToRecFN.io.exceptionFlags @[FPU.scala 397:17]
      node _T_691 = eq(in.bits.single, UInt<1>("h00")) @[FPU.scala 398:15]
      when _T_691 : @[FPU.scala 398:32]
        mux.data <= INToRecFN_1.io.out @[FPU.scala 399:20]
        mux.exc <= INToRecFN_1.io.exceptionFlags @[FPU.scala 400:19]
        skip @[FPU.scala 398:32]
      skip @[FPU.scala 380:38]
    reg _T_694 : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[Valid.scala 47:18]
    _T_694 <= in.valid @[Valid.scala 47:18]
    reg _T_698 : {data : UInt<65>, exc : UInt<5>}, clock @[Reg.scala 34:16]
    when in.valid : @[Reg.scala 35:19]
      _T_698 <- mux @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    wire _T_710 : {valid : UInt<1>, bits : {data : UInt<65>, exc : UInt<5>}} @[Valid.scala 42:21]
    _T_710 is invalid @[Valid.scala 42:21]
    _T_710.valid <= _T_694 @[Valid.scala 43:17]
    _T_710.bits <- _T_698 @[Valid.scala 44:16]
    io.out <- _T_710 @[FPU.scala 405:12]
    
  module FPToFP : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip in : {valid : UInt<1>, bits : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}}, out : {valid : UInt<1>, bits : {data : UInt<65>, exc : UInt<5>}}, flip lt : UInt<1>}
    
    io is invalid
    io is invalid
    reg _T_134 : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[Valid.scala 47:18]
    _T_134 <= io.in.valid @[Valid.scala 47:18]
    reg _T_157 : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}, clock @[Reg.scala 34:16]
    when io.in.valid : @[Reg.scala 35:19]
      _T_157 <- io.in.bits @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    wire in : {valid : UInt<1>, bits : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}} @[Valid.scala 42:21]
    in is invalid @[Valid.scala 42:21]
    in.valid <= _T_134 @[Valid.scala 43:17]
    in.bits <- _T_157 @[Valid.scala 44:16]
    node _T_272 = bits(in.bits.rm, 1, 1) @[FPU.scala 417:33]
    node _T_273 = xor(in.bits.in1, in.bits.in2) @[FPU.scala 417:50]
    node _T_274 = bits(in.bits.rm, 0, 0) @[FPU.scala 417:79]
    node _T_275 = not(in.bits.in2) @[FPU.scala 417:84]
    node _T_276 = mux(_T_274, _T_275, in.bits.in2) @[FPU.scala 417:68]
    node signNum = mux(_T_272, _T_273, _T_276) @[FPU.scala 417:22]
    node _T_277 = bits(signNum, 32, 32) @[FPU.scala 418:30]
    node _T_278 = bits(in.bits.in1, 31, 0) @[FPU.scala 418:47]
    node fsgnj_s = cat(_T_277, _T_278) @[Cat.scala 30:58]
    node _T_279 = shr(in.bits.in1, 33) @[FPU.scala 421:54]
    node _T_280 = cat(_T_279, fsgnj_s) @[Cat.scala 30:58]
    node _T_281 = bits(signNum, 64, 64) @[FPU.scala 422:49]
    node _T_282 = bits(in.bits.in1, 63, 0) @[FPU.scala 422:66]
    node _T_283 = cat(_T_281, _T_282) @[Cat.scala 30:58]
    node fsgnj = mux(in.bits.single, _T_280, _T_283) @[FPU.scala 421:21]
    wire mux : {data : UInt<65>, exc : UInt<5>} @[FPU.scala 424:19]
    mux is invalid @[FPU.scala 424:19]
    mux.exc <= UInt<1>("h00") @[FPU.scala 425:13]
    mux.data <= fsgnj @[FPU.scala 426:14]
    node _T_292 = and(in.bits.cmd, UInt<4>("h0d")) @[FPU.scala 428:23]
    node _T_293 = eq(UInt<3>("h05"), _T_292) @[FPU.scala 428:23]
    when _T_293 : @[FPU.scala 428:40]
      node _T_294 = bits(in.bits.in1, 31, 29) @[FPU.scala 226:7]
      node _T_295 = not(_T_294) @[FPU.scala 226:58]
      node _T_297 = eq(_T_295, UInt<1>("h00")) @[FPU.scala 226:58]
      node _T_298 = bits(in.bits.in2, 31, 29) @[FPU.scala 226:7]
      node _T_299 = not(_T_298) @[FPU.scala 226:58]
      node _T_301 = eq(_T_299, UInt<1>("h00")) @[FPU.scala 226:58]
      node _T_302 = bits(in.bits.in1, 31, 29) @[FPU.scala 226:7]
      node _T_303 = not(_T_302) @[FPU.scala 226:58]
      node _T_305 = eq(_T_303, UInt<1>("h00")) @[FPU.scala 226:58]
      node _T_306 = bits(in.bits.in1, 22, 22) @[FPU.scala 231:46]
      node _T_308 = eq(_T_306, UInt<1>("h00")) @[FPU.scala 231:43]
      node _T_309 = and(_T_305, _T_308) @[FPU.scala 231:40]
      node _T_310 = bits(in.bits.in2, 31, 29) @[FPU.scala 226:7]
      node _T_311 = not(_T_310) @[FPU.scala 226:58]
      node _T_313 = eq(_T_311, UInt<1>("h00")) @[FPU.scala 226:58]
      node _T_314 = bits(in.bits.in2, 22, 22) @[FPU.scala 231:46]
      node _T_316 = eq(_T_314, UInt<1>("h00")) @[FPU.scala 231:43]
      node _T_317 = and(_T_313, _T_316) @[FPU.scala 231:40]
      node _T_318 = or(_T_309, _T_317) @[FPU.scala 434:31]
      node _T_319 = and(_T_297, _T_301) @[FPU.scala 435:43]
      node _T_320 = or(_T_318, _T_319) @[FPU.scala 435:32]
      node _T_323 = add(UInt<33>("h0e0400000"), UInt<65>("h0e008000000000000")) @[FPU.scala 436:100]
      node _T_324 = tail(_T_323, 1) @[FPU.scala 436:100]
      node _T_325 = bits(in.bits.rm, 0, 0) @[FPU.scala 437:30]
      node _T_326 = neq(_T_325, io.lt) @[FPU.scala 437:34]
      node _T_328 = eq(_T_297, UInt<1>("h00")) @[FPU.scala 437:47]
      node _T_329 = and(_T_326, _T_328) @[FPU.scala 437:44]
      node _T_330 = or(_T_301, _T_329) @[FPU.scala 437:17]
      node _T_331 = bits(in.bits.in1, 63, 61) @[FPU.scala 226:7]
      node _T_332 = not(_T_331) @[FPU.scala 226:58]
      node _T_334 = eq(_T_332, UInt<1>("h00")) @[FPU.scala 226:58]
      node _T_335 = bits(in.bits.in2, 63, 61) @[FPU.scala 226:7]
      node _T_336 = not(_T_335) @[FPU.scala 226:58]
      node _T_338 = eq(_T_336, UInt<1>("h00")) @[FPU.scala 226:58]
      node _T_339 = bits(in.bits.in1, 63, 61) @[FPU.scala 226:7]
      node _T_340 = not(_T_339) @[FPU.scala 226:58]
      node _T_342 = eq(_T_340, UInt<1>("h00")) @[FPU.scala 226:58]
      node _T_343 = bits(in.bits.in1, 51, 51) @[FPU.scala 231:46]
      node _T_345 = eq(_T_343, UInt<1>("h00")) @[FPU.scala 231:43]
      node _T_346 = and(_T_342, _T_345) @[FPU.scala 231:40]
      node _T_347 = bits(in.bits.in2, 63, 61) @[FPU.scala 226:7]
      node _T_348 = not(_T_347) @[FPU.scala 226:58]
      node _T_350 = eq(_T_348, UInt<1>("h00")) @[FPU.scala 226:58]
      node _T_351 = bits(in.bits.in2, 51, 51) @[FPU.scala 231:46]
      node _T_353 = eq(_T_351, UInt<1>("h00")) @[FPU.scala 231:43]
      node _T_354 = and(_T_350, _T_353) @[FPU.scala 231:40]
      node _T_355 = or(_T_346, _T_354) @[FPU.scala 434:31]
      node _T_356 = and(_T_334, _T_338) @[FPU.scala 435:43]
      node _T_357 = or(_T_355, _T_356) @[FPU.scala 435:32]
      node _T_359 = bits(in.bits.rm, 0, 0) @[FPU.scala 437:30]
      node _T_360 = neq(_T_359, io.lt) @[FPU.scala 437:34]
      node _T_362 = eq(_T_334, UInt<1>("h00")) @[FPU.scala 437:47]
      node _T_363 = and(_T_360, _T_362) @[FPU.scala 437:44]
      node _T_364 = or(_T_338, _T_363) @[FPU.scala 437:17]
      node _T_365 = mux(in.bits.single, _T_330, _T_364) @[Misc.scala 42:9]
      node _T_366 = mux(in.bits.single, _T_318, _T_355) @[Misc.scala 42:36]
      node _T_367 = mux(in.bits.single, _T_320, _T_357) @[Misc.scala 42:63]
      node _T_368 = mux(in.bits.single, _T_324, UInt<65>("h0e008000000000000")) @[Misc.scala 42:90]
      node _T_369 = shl(_T_366, 4) @[FPU.scala 443:28]
      mux.exc <= _T_369 @[FPU.scala 443:15]
      node _T_370 = mux(_T_365, in.bits.in1, in.bits.in2) @[FPU.scala 444:42]
      node _T_371 = mux(_T_367, _T_368, _T_370) @[FPU.scala 444:22]
      mux.data <= _T_371 @[FPU.scala 444:16]
      skip @[FPU.scala 428:40]
    node _T_374 = and(in.bits.cmd, UInt<3>("h04")) @[FPU.scala 450:25]
    node _T_375 = eq(UInt<1>("h00"), _T_374) @[FPU.scala 450:25]
    when _T_375 : @[FPU.scala 450:42]
      inst RecFNToRecFN of RecFNToRecFN @[FPU.scala 451:25]
      RecFNToRecFN.io is invalid
      RecFNToRecFN.clock <= clock
      RecFNToRecFN.reset <= reset
      RecFNToRecFN.io.in <= in.bits.in1 @[FPU.scala 452:19]
      RecFNToRecFN.io.roundingMode <= in.bits.rm @[FPU.scala 453:29]
      inst RecFNToRecFN_1 of RecFNToRecFN_1 @[FPU.scala 455:25]
      RecFNToRecFN_1.io is invalid
      RecFNToRecFN_1.clock <= clock
      RecFNToRecFN_1.reset <= reset
      RecFNToRecFN_1.io.in <= in.bits.in1 @[FPU.scala 456:19]
      RecFNToRecFN_1.io.roundingMode <= in.bits.rm @[FPU.scala 457:29]
      when in.bits.single : @[FPU.scala 459:31]
        node _T_376 = shr(RecFNToRecFN_1.io.out, 33) @[FPU.scala 460:38]
        node _T_377 = cat(_T_376, RecFNToRecFN.io.out) @[Cat.scala 30:58]
        mux.data <= _T_377 @[FPU.scala 460:20]
        mux.exc <= RecFNToRecFN.io.exceptionFlags @[FPU.scala 461:19]
        skip @[FPU.scala 459:31]
      node _T_379 = eq(in.bits.single, UInt<1>("h00")) @[FPU.scala 459:31]
      when _T_379 : @[FPU.scala 462:21]
        mux.data <= RecFNToRecFN_1.io.out @[FPU.scala 463:20]
        mux.exc <= RecFNToRecFN_1.io.exceptionFlags @[FPU.scala 464:19]
        skip @[FPU.scala 462:21]
      skip @[FPU.scala 450:42]
    reg _T_382 : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[Valid.scala 47:18]
    _T_382 <= in.valid @[Valid.scala 47:18]
    reg _T_386 : {data : UInt<65>, exc : UInt<5>}, clock @[Reg.scala 34:16]
    when in.valid : @[Reg.scala 35:19]
      _T_386 <- mux @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    wire _T_398 : {valid : UInt<1>, bits : {data : UInt<65>, exc : UInt<5>}} @[Valid.scala 42:21]
    _T_398 is invalid @[Valid.scala 42:21]
    _T_398.valid <= _T_382 @[Valid.scala 43:17]
    _T_398.bits <- _T_386 @[Valid.scala 44:16]
    io.out <- _T_398 @[FPU.scala 469:10]
    
  module FPUFMAPipe_1 : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip in : {valid : UInt<1>, bits : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}}, out : {valid : UInt<1>, bits : {data : UInt<65>, exc : UInt<5>}}}
    
    io is invalid
    io is invalid
    node one = shl(UInt<1>("h01"), 63) @[FPU.scala 479:21]
    node _T_131 = bits(io.in.bits.in1, 64, 64) @[FPU.scala 480:29]
    node _T_132 = bits(io.in.bits.in2, 64, 64) @[FPU.scala 480:53]
    node _T_133 = xor(_T_131, _T_132) @[FPU.scala 480:37]
    node zero = shl(_T_133, 64) @[FPU.scala 480:62]
    reg valid : UInt<1>, clock @[FPU.scala 482:18]
    valid <= io.in.valid @[FPU.scala 482:18]
    reg in : {cmd : UInt<5>, ldst : UInt<1>, wen : UInt<1>, ren1 : UInt<1>, ren2 : UInt<1>, ren3 : UInt<1>, swap12 : UInt<1>, swap23 : UInt<1>, single : UInt<1>, fromint : UInt<1>, toint : UInt<1>, fastpipe : UInt<1>, fma : UInt<1>, div : UInt<1>, sqrt : UInt<1>, wflags : UInt<1>, rm : UInt<3>, typ : UInt<2>, in1 : UInt<65>, in2 : UInt<65>, in3 : UInt<65>}, clock @[FPU.scala 483:15]
    when io.in.valid : @[FPU.scala 484:22]
      in <- io.in.bits @[FPU.scala 485:8]
      node _T_177 = bits(io.in.bits.cmd, 1, 1) @[FPU.scala 488:33]
      node _T_178 = or(io.in.bits.ren3, io.in.bits.swap23) @[FPU.scala 488:48]
      node _T_179 = and(_T_177, _T_178) @[FPU.scala 488:37]
      node _T_180 = bits(io.in.bits.cmd, 0, 0) @[FPU.scala 488:78]
      node _T_181 = cat(_T_179, _T_180) @[Cat.scala 30:58]
      in.cmd <= _T_181 @[FPU.scala 488:12]
      when io.in.bits.swap23 : @[FPU.scala 489:23]
        in.in2 <= one @[FPU.scala 489:32]
        skip @[FPU.scala 489:23]
      node _T_182 = or(io.in.bits.ren3, io.in.bits.swap23) @[FPU.scala 490:21]
      node _T_184 = eq(_T_182, UInt<1>("h00")) @[Conditional.scala 19:11]
      when _T_184 : @[Conditional.scala 19:15]
        in.in3 <= zero @[FPU.scala 490:45]
        skip @[Conditional.scala 19:15]
      skip @[FPU.scala 484:22]
    inst fma of MulAddRecFN_1 @[FPU.scala 493:19]
    fma.io is invalid
    fma.clock <= clock
    fma.reset <= reset
    fma.io.op <= in.cmd @[FPU.scala 494:13]
    fma.io.roundingMode <= in.rm @[FPU.scala 495:23]
    fma.io.a <= in.in1 @[FPU.scala 496:12]
    fma.io.b <= in.in2 @[FPU.scala 497:12]
    fma.io.c <= in.in3 @[FPU.scala 498:12]
    wire res : {data : UInt<65>, exc : UInt<5>} @[FPU.scala 500:17]
    res is invalid @[FPU.scala 500:17]
    res.data <= fma.io.out @[FPU.scala 501:12]
    res.exc <= fma.io.exceptionFlags @[FPU.scala 502:11]
    reg _T_192 : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[Valid.scala 47:18]
    _T_192 <= valid @[Valid.scala 47:18]
    reg _T_196 : {data : UInt<65>, exc : UInt<5>}, clock @[Reg.scala 34:16]
    when valid : @[Reg.scala 35:19]
      _T_196 <- res @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    reg _T_201 : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[Valid.scala 47:18]
    _T_201 <= _T_192 @[Valid.scala 47:18]
    reg _T_205 : {data : UInt<65>, exc : UInt<5>}, clock @[Reg.scala 34:16]
    when _T_192 : @[Reg.scala 35:19]
      _T_205 <- _T_196 @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    reg _T_210 : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[Valid.scala 47:18]
    _T_210 <= _T_201 @[Valid.scala 47:18]
    reg _T_214 : {data : UInt<65>, exc : UInt<5>}, clock @[Reg.scala 34:16]
    when _T_201 : @[Reg.scala 35:19]
      _T_214 <- _T_205 @[Reg.scala 35:23]
      skip @[Reg.scala 35:19]
    wire _T_226 : {valid : UInt<1>, bits : {data : UInt<65>, exc : UInt<5>}} @[Valid.scala 42:21]
    _T_226 is invalid @[Valid.scala 42:21]
    _T_226.valid <= _T_210 @[Valid.scala 43:17]
    _T_226.bits <- _T_214 @[Valid.scala 44:16]
    io.out <- _T_226 @[FPU.scala 503:10]
    
  module DivSqrtRecF64 : 
    input clock : Clock
    input reset : UInt<1>
    output io : {inReady_div : UInt<1>, inReady_sqrt : UInt<1>, flip inValid : UInt<1>, flip sqrtOp : UInt<1>, flip a : UInt<65>, flip b : UInt<65>, flip roundingMode : UInt<2>, outValid_div : UInt<1>, outValid_sqrt : UInt<1>, out : UInt<65>, exceptionFlags : UInt<5>}
    
    io is invalid
    io is invalid
    inst ds of DivSqrtRecF64_mulAddZ31 @[DivSqrtRecF64.scala 59:20]
    ds.io is invalid
    ds.clock <= clock
    ds.reset <= reset
    io.inReady_div <= ds.io.inReady_div @[DivSqrtRecF64.scala 61:20]
    io.inReady_sqrt <= ds.io.inReady_sqrt @[DivSqrtRecF64.scala 62:21]
    ds.io.inValid <= io.inValid @[DivSqrtRecF64.scala 63:19]
    ds.io.sqrtOp <= io.sqrtOp @[DivSqrtRecF64.scala 64:18]
    ds.io.a <= io.a @[DivSqrtRecF64.scala 65:13]
    ds.io.b <= io.b @[DivSqrtRecF64.scala 66:13]
    ds.io.roundingMode <= io.roundingMode @[DivSqrtRecF64.scala 67:24]
    io.outValid_div <= ds.io.outValid_div @[DivSqrtRecF64.scala 68:21]
    io.outValid_sqrt <= ds.io.outValid_sqrt @[DivSqrtRecF64.scala 69:22]
    io.out <= ds.io.out @[DivSqrtRecF64.scala 70:12]
    io.exceptionFlags <= ds.io.exceptionFlags @[DivSqrtRecF64.scala 71:23]
    inst mul of Mul54 @[DivSqrtRecF64.scala 73:21]
    mul.io is invalid
    mul.clock <= clock
    mul.reset <= reset
    node _T_24 = bits(ds.io.usingMulAdd, 0, 0) @[DivSqrtRecF64.scala 75:39]
    mul.io.val_s0 <= _T_24 @[DivSqrtRecF64.scala 75:19]
    mul.io.latch_a_s0 <= ds.io.latchMulAddA_0 @[DivSqrtRecF64.scala 76:23]
    mul.io.a_s0 <= ds.io.mulAddA_0 @[DivSqrtRecF64.scala 77:17]
    mul.io.latch_b_s0 <= ds.io.latchMulAddB_0 @[DivSqrtRecF64.scala 78:23]
    mul.io.b_s0 <= ds.io.mulAddB_0 @[DivSqrtRecF64.scala 79:17]
    mul.io.c_s2 <= ds.io.mulAddC_2 @[DivSqrtRecF64.scala 80:17]
    ds.io.mulAddResult_3 <= mul.io.result_s3 @[DivSqrtRecF64.scala 81:26]
    
  module RecFNToRecFN_2 : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip in : UInt<65>, flip roundingMode : UInt<2>, out : UInt<33>, exceptionFlags : UInt<5>}
    
    io is invalid
    io is invalid
    node _T_10 = bits(io.in, 63, 52) @[rawFNFromRecFN.scala 50:21]
    node _T_11 = bits(_T_10, 11, 9) @[rawFNFromRecFN.scala 51:29]
    node _T_13 = eq(_T_11, UInt<1>("h00")) @[rawFNFromRecFN.scala 51:54]
    node _T_14 = bits(_T_10, 11, 10) @[rawFNFromRecFN.scala 52:29]
    node _T_16 = eq(_T_14, UInt<2>("h03")) @[rawFNFromRecFN.scala 52:54]
    wire _T_24 : {sign : UInt<1>, isNaN : UInt<1>, isInf : UInt<1>, isZero : UInt<1>, sExp : SInt<13>, sig : UInt<56>} @[rawFNFromRecFN.scala 54:23]
    _T_24 is invalid @[rawFNFromRecFN.scala 54:23]
    node _T_31 = bits(io.in, 64, 64) @[rawFNFromRecFN.scala 55:23]
    _T_24.sign <= _T_31 @[rawFNFromRecFN.scala 55:18]
    node _T_32 = bits(_T_10, 9, 9) @[rawFNFromRecFN.scala 56:40]
    node _T_33 = and(_T_16, _T_32) @[rawFNFromRecFN.scala 56:32]
    _T_24.isNaN <= _T_33 @[rawFNFromRecFN.scala 56:19]
    node _T_34 = bits(_T_10, 9, 9) @[rawFNFromRecFN.scala 57:40]
    node _T_36 = eq(_T_34, UInt<1>("h00")) @[rawFNFromRecFN.scala 57:35]
    node _T_37 = and(_T_16, _T_36) @[rawFNFromRecFN.scala 57:32]
    _T_24.isInf <= _T_37 @[rawFNFromRecFN.scala 57:19]
    _T_24.isZero <= _T_13 @[rawFNFromRecFN.scala 58:20]
    node _T_38 = cvt(_T_10) @[rawFNFromRecFN.scala 59:25]
    _T_24.sExp <= _T_38 @[rawFNFromRecFN.scala 59:18]
    node _T_41 = eq(_T_13, UInt<1>("h00")) @[rawFNFromRecFN.scala 60:36]
    node _T_42 = bits(io.in, 51, 0) @[rawFNFromRecFN.scala 60:48]
    node _T_44 = cat(_T_42, UInt<2>("h00")) @[Cat.scala 30:58]
    node _T_45 = cat(UInt<1>("h00"), _T_41) @[Cat.scala 30:58]
    node _T_46 = cat(_T_45, _T_44) @[Cat.scala 30:58]
    _T_24.sig <= _T_46 @[rawFNFromRecFN.scala 60:17]
    node _T_48 = add(_T_24.sExp, asSInt(UInt<12>("h0900"))) @[resizeRawFN.scala 49:31]
    wire outRawFloat : {sign : UInt<1>, isNaN : UInt<1>, isInf : UInt<1>, isZero : UInt<1>, sExp : SInt<10>, sig : UInt<27>} @[resizeRawFN.scala 51:23]
    outRawFloat is invalid @[resizeRawFN.scala 51:23]
    outRawFloat.sign <= _T_24.sign @[resizeRawFN.scala 52:20]
    outRawFloat.isNaN <= _T_24.isNaN @[resizeRawFN.scala 53:20]
    outRawFloat.isInf <= _T_24.isInf @[resizeRawFN.scala 54:20]
    outRawFloat.isZero <= _T_24.isZero @[resizeRawFN.scala 55:20]
    node _T_63 = lt(_T_48, asSInt(UInt<1>("h00"))) @[resizeRawFN.scala 60:31]
    node _T_64 = bits(_T_48, 12, 9) @[resizeRawFN.scala 61:33]
    node _T_66 = neq(_T_64, UInt<1>("h00")) @[resizeRawFN.scala 61:65]
    node _T_71 = mux(UInt<1>("h01"), UInt<7>("h07f"), UInt<7>("h00")) @[Bitwise.scala 71:12]
    node _T_73 = cat(_T_71, UInt<2>("h00")) @[Cat.scala 30:58]
    node _T_74 = bits(_T_48, 8, 0) @[resizeRawFN.scala 63:33]
    node _T_75 = mux(_T_66, _T_73, _T_74) @[resizeRawFN.scala 61:25]
    node _T_76 = cat(_T_63, _T_75) @[Cat.scala 30:58]
    node _T_77 = asSInt(_T_76) @[resizeRawFN.scala 65:20]
    outRawFloat.sExp <= _T_77 @[resizeRawFN.scala 56:18]
    node _T_78 = bits(_T_24.sig, 55, 30) @[resizeRawFN.scala 71:28]
    node _T_79 = bits(_T_24.sig, 29, 0) @[resizeRawFN.scala 72:28]
    node _T_81 = neq(_T_79, UInt<1>("h00")) @[resizeRawFN.scala 72:56]
    node _T_82 = cat(_T_78, _T_81) @[Cat.scala 30:58]
    outRawFloat.sig <= _T_82 @[resizeRawFN.scala 67:17]
    node _T_83 = bits(outRawFloat.sig, 24, 24) @[RoundRawFNToRecFN.scala 61:57]
    node _T_85 = eq(_T_83, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 61:49]
    node invalidExc = and(outRawFloat.isNaN, _T_85) @[RoundRawFNToRecFN.scala 61:46]
    inst RoundRawFNToRecFN of RoundRawFNToRecFN_1 @[RecFNToRecFN.scala 102:19]
    RoundRawFNToRecFN.io is invalid
    RoundRawFNToRecFN.clock <= clock
    RoundRawFNToRecFN.reset <= reset
    RoundRawFNToRecFN.io.invalidExc <= invalidExc @[RecFNToRecFN.scala 103:41]
    RoundRawFNToRecFN.io.infiniteExc <= UInt<1>("h00") @[RecFNToRecFN.scala 104:42]
    RoundRawFNToRecFN.io.in <- outRawFloat @[RecFNToRecFN.scala 105:33]
    RoundRawFNToRecFN.io.roundingMode <= io.roundingMode @[RecFNToRecFN.scala 106:43]
    io.out <= RoundRawFNToRecFN.io.out @[RecFNToRecFN.scala 107:16]
    io.exceptionFlags <= RoundRawFNToRecFN.io.exceptionFlags @[RecFNToRecFN.scala 108:27]
    
  module MulAddRecFN : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip op : UInt<2>, flip a : UInt<33>, flip b : UInt<33>, flip c : UInt<33>, flip roundingMode : UInt<2>, out : UInt<33>, exceptionFlags : UInt<5>}
    
    io is invalid
    io is invalid
    inst mulAddRecFN_preMul of MulAddRecFN_preMul @[MulAddRecFN.scala 598:15]
    mulAddRecFN_preMul.io is invalid
    mulAddRecFN_preMul.clock <= clock
    mulAddRecFN_preMul.reset <= reset
    inst mulAddRecFN_postMul of MulAddRecFN_postMul @[MulAddRecFN.scala 600:15]
    mulAddRecFN_postMul.io is invalid
    mulAddRecFN_postMul.clock <= clock
    mulAddRecFN_postMul.reset <= reset
    mulAddRecFN_preMul.io.op <= io.op @[MulAddRecFN.scala 602:30]
    mulAddRecFN_preMul.io.a <= io.a @[MulAddRecFN.scala 603:30]
    mulAddRecFN_preMul.io.b <= io.b @[MulAddRecFN.scala 604:30]
    mulAddRecFN_preMul.io.c <= io.c @[MulAddRecFN.scala 605:30]
    mulAddRecFN_preMul.io.roundingMode <= io.roundingMode @[MulAddRecFN.scala 606:40]
    mulAddRecFN_postMul.io.fromPreMul <- mulAddRecFN_preMul.io.toPostMul @[MulAddRecFN.scala 608:39]
    node _T_16 = mul(mulAddRecFN_preMul.io.mulAddA, mulAddRecFN_preMul.io.mulAddB) @[MulAddRecFN.scala 610:39]
    node _T_18 = cat(UInt<1>("h00"), mulAddRecFN_preMul.io.mulAddC) @[Cat.scala 30:58]
    node _T_19 = add(_T_16, _T_18) @[MulAddRecFN.scala 610:71]
    node _T_20 = tail(_T_19, 1) @[MulAddRecFN.scala 610:71]
    mulAddRecFN_postMul.io.mulAddResult <= _T_20 @[MulAddRecFN.scala 609:41]
    io.out <= mulAddRecFN_postMul.io.out @[MulAddRecFN.scala 613:12]
    io.exceptionFlags <= mulAddRecFN_postMul.io.exceptionFlags @[MulAddRecFN.scala 614:23]
    
  module CompareRecFN : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip a : UInt<65>, flip b : UInt<65>, flip signaling : UInt<1>, lt : UInt<1>, eq : UInt<1>, gt : UInt<1>, exceptionFlags : UInt<5>}
    
    io is invalid
    io is invalid
    node _T_16 = bits(io.a, 63, 52) @[rawFNFromRecFN.scala 50:21]
    node _T_17 = bits(_T_16, 11, 9) @[rawFNFromRecFN.scala 51:29]
    node _T_19 = eq(_T_17, UInt<1>("h00")) @[rawFNFromRecFN.scala 51:54]
    node _T_20 = bits(_T_16, 11, 10) @[rawFNFromRecFN.scala 52:29]
    node _T_22 = eq(_T_20, UInt<2>("h03")) @[rawFNFromRecFN.scala 52:54]
    wire rawA : {sign : UInt<1>, isNaN : UInt<1>, isInf : UInt<1>, isZero : UInt<1>, sExp : SInt<13>, sig : UInt<56>} @[rawFNFromRecFN.scala 54:23]
    rawA is invalid @[rawFNFromRecFN.scala 54:23]
    node _T_36 = bits(io.a, 64, 64) @[rawFNFromRecFN.scala 55:23]
    rawA.sign <= _T_36 @[rawFNFromRecFN.scala 55:18]
    node _T_37 = bits(_T_16, 9, 9) @[rawFNFromRecFN.scala 56:40]
    node _T_38 = and(_T_22, _T_37) @[rawFNFromRecFN.scala 56:32]
    rawA.isNaN <= _T_38 @[rawFNFromRecFN.scala 56:19]
    node _T_39 = bits(_T_16, 9, 9) @[rawFNFromRecFN.scala 57:40]
    node _T_41 = eq(_T_39, UInt<1>("h00")) @[rawFNFromRecFN.scala 57:35]
    node _T_42 = and(_T_22, _T_41) @[rawFNFromRecFN.scala 57:32]
    rawA.isInf <= _T_42 @[rawFNFromRecFN.scala 57:19]
    rawA.isZero <= _T_19 @[rawFNFromRecFN.scala 58:20]
    node _T_43 = cvt(_T_16) @[rawFNFromRecFN.scala 59:25]
    rawA.sExp <= _T_43 @[rawFNFromRecFN.scala 59:18]
    node _T_46 = eq(_T_19, UInt<1>("h00")) @[rawFNFromRecFN.scala 60:36]
    node _T_47 = bits(io.a, 51, 0) @[rawFNFromRecFN.scala 60:48]
    node _T_49 = cat(_T_47, UInt<2>("h00")) @[Cat.scala 30:58]
    node _T_50 = cat(UInt<1>("h00"), _T_46) @[Cat.scala 30:58]
    node _T_51 = cat(_T_50, _T_49) @[Cat.scala 30:58]
    rawA.sig <= _T_51 @[rawFNFromRecFN.scala 60:17]
    node _T_52 = bits(io.b, 63, 52) @[rawFNFromRecFN.scala 50:21]
    node _T_53 = bits(_T_52, 11, 9) @[rawFNFromRecFN.scala 51:29]
    node _T_55 = eq(_T_53, UInt<1>("h00")) @[rawFNFromRecFN.scala 51:54]
    node _T_56 = bits(_T_52, 11, 10) @[rawFNFromRecFN.scala 52:29]
    node _T_58 = eq(_T_56, UInt<2>("h03")) @[rawFNFromRecFN.scala 52:54]
    wire rawB : {sign : UInt<1>, isNaN : UInt<1>, isInf : UInt<1>, isZero : UInt<1>, sExp : SInt<13>, sig : UInt<56>} @[rawFNFromRecFN.scala 54:23]
    rawB is invalid @[rawFNFromRecFN.scala 54:23]
    node _T_72 = bits(io.b, 64, 64) @[rawFNFromRecFN.scala 55:23]
    rawB.sign <= _T_72 @[rawFNFromRecFN.scala 55:18]
    node _T_73 = bits(_T_52, 9, 9) @[rawFNFromRecFN.scala 56:40]
    node _T_74 = and(_T_58, _T_73) @[rawFNFromRecFN.scala 56:32]
    rawB.isNaN <= _T_74 @[rawFNFromRecFN.scala 56:19]
    node _T_75 = bits(_T_52, 9, 9) @[rawFNFromRecFN.scala 57:40]
    node _T_77 = eq(_T_75, UInt<1>("h00")) @[rawFNFromRecFN.scala 57:35]
    node _T_78 = and(_T_58, _T_77) @[rawFNFromRecFN.scala 57:32]
    rawB.isInf <= _T_78 @[rawFNFromRecFN.scala 57:19]
    rawB.isZero <= _T_55 @[rawFNFromRecFN.scala 58:20]
    node _T_79 = cvt(_T_52) @[rawFNFromRecFN.scala 59:25]
    rawB.sExp <= _T_79 @[rawFNFromRecFN.scala 59:18]
    node _T_82 = eq(_T_55, UInt<1>("h00")) @[rawFNFromRecFN.scala 60:36]
    node _T_83 = bits(io.b, 51, 0) @[rawFNFromRecFN.scala 60:48]
    node _T_85 = cat(_T_83, UInt<2>("h00")) @[Cat.scala 30:58]
    node _T_86 = cat(UInt<1>("h00"), _T_82) @[Cat.scala 30:58]
    node _T_87 = cat(_T_86, _T_85) @[Cat.scala 30:58]
    rawB.sig <= _T_87 @[rawFNFromRecFN.scala 60:17]
    node _T_89 = eq(rawA.isNaN, UInt<1>("h00")) @[CompareRecFN.scala 57:19]
    node _T_91 = eq(rawB.isNaN, UInt<1>("h00")) @[CompareRecFN.scala 57:35]
    node ordered = and(_T_89, _T_91) @[CompareRecFN.scala 57:32]
    node bothInfs = and(rawA.isInf, rawB.isInf) @[CompareRecFN.scala 58:33]
    node bothZeros = and(rawA.isZero, rawB.isZero) @[CompareRecFN.scala 59:33]
    node eqExps = eq(rawA.sExp, rawB.sExp) @[CompareRecFN.scala 60:29]
    node _T_92 = lt(rawA.sExp, rawB.sExp) @[CompareRecFN.scala 62:20]
    node _T_93 = lt(rawA.sig, rawB.sig) @[CompareRecFN.scala 62:57]
    node _T_94 = and(eqExps, _T_93) @[CompareRecFN.scala 62:44]
    node common_ltMags = or(_T_92, _T_94) @[CompareRecFN.scala 62:33]
    node _T_95 = eq(rawA.sig, rawB.sig) @[CompareRecFN.scala 63:45]
    node common_eqMags = and(eqExps, _T_95) @[CompareRecFN.scala 63:32]
    node _T_97 = eq(bothZeros, UInt<1>("h00")) @[CompareRecFN.scala 66:9]
    node _T_99 = eq(rawB.sign, UInt<1>("h00")) @[CompareRecFN.scala 67:28]
    node _T_100 = and(rawA.sign, _T_99) @[CompareRecFN.scala 67:25]
    node _T_102 = eq(bothInfs, UInt<1>("h00")) @[CompareRecFN.scala 68:19]
    node _T_104 = eq(common_ltMags, UInt<1>("h00")) @[CompareRecFN.scala 69:38]
    node _T_105 = and(rawA.sign, _T_104) @[CompareRecFN.scala 69:35]
    node _T_107 = eq(common_eqMags, UInt<1>("h00")) @[CompareRecFN.scala 69:57]
    node _T_108 = and(_T_105, _T_107) @[CompareRecFN.scala 69:54]
    node _T_110 = eq(rawB.sign, UInt<1>("h00")) @[CompareRecFN.scala 70:29]
    node _T_111 = and(_T_110, common_ltMags) @[CompareRecFN.scala 70:41]
    node _T_112 = or(_T_108, _T_111) @[CompareRecFN.scala 69:74]
    node _T_113 = and(_T_102, _T_112) @[CompareRecFN.scala 68:30]
    node _T_114 = or(_T_100, _T_113) @[CompareRecFN.scala 67:41]
    node ordered_lt = and(_T_97, _T_114) @[CompareRecFN.scala 66:21]
    node _T_115 = eq(rawA.sign, rawB.sign) @[CompareRecFN.scala 72:34]
    node _T_116 = or(bothInfs, common_eqMags) @[CompareRecFN.scala 72:62]
    node _T_117 = and(_T_115, _T_116) @[CompareRecFN.scala 72:49]
    node ordered_eq = or(bothZeros, _T_117) @[CompareRecFN.scala 72:19]
    node _T_118 = bits(rawA.sig, 53, 53) @[RoundRawFNToRecFN.scala 61:57]
    node _T_120 = eq(_T_118, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 61:49]
    node _T_121 = and(rawA.isNaN, _T_120) @[RoundRawFNToRecFN.scala 61:46]
    node _T_122 = bits(rawB.sig, 53, 53) @[RoundRawFNToRecFN.scala 61:57]
    node _T_124 = eq(_T_122, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 61:49]
    node _T_125 = and(rawB.isNaN, _T_124) @[RoundRawFNToRecFN.scala 61:46]
    node _T_126 = or(_T_121, _T_125) @[CompareRecFN.scala 75:29]
    node _T_128 = eq(ordered, UInt<1>("h00")) @[CompareRecFN.scala 76:30]
    node _T_129 = and(io.signaling, _T_128) @[CompareRecFN.scala 76:27]
    node invalid = or(_T_126, _T_129) @[CompareRecFN.scala 75:52]
    node _T_130 = and(ordered, ordered_lt) @[CompareRecFN.scala 78:22]
    io.lt <= _T_130 @[CompareRecFN.scala 78:11]
    node _T_131 = and(ordered, ordered_eq) @[CompareRecFN.scala 79:22]
    io.eq <= _T_131 @[CompareRecFN.scala 79:11]
    node _T_133 = eq(ordered_lt, UInt<1>("h00")) @[CompareRecFN.scala 80:25]
    node _T_134 = and(ordered, _T_133) @[CompareRecFN.scala 80:22]
    node _T_136 = eq(ordered_eq, UInt<1>("h00")) @[CompareRecFN.scala 80:41]
    node _T_137 = and(_T_134, _T_136) @[CompareRecFN.scala 80:38]
    io.gt <= _T_137 @[CompareRecFN.scala 80:11]
    node _T_139 = cat(invalid, UInt<4>("h00")) @[Cat.scala 30:58]
    io.exceptionFlags <= _T_139 @[CompareRecFN.scala 82:23]
    
  module RecFNToIN : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip in : UInt<65>, flip roundingMode : UInt<2>, flip signedOut : UInt<1>, out : UInt<32>, intExceptionFlags : UInt<3>}
    
    io is invalid
    io is invalid
    node sign = bits(io.in, 64, 64) @[RecFNToIN.scala 54:21]
    node exp = bits(io.in, 63, 52) @[RecFNToIN.scala 55:20]
    node fract = bits(io.in, 51, 0) @[RecFNToIN.scala 56:22]
    node _T_12 = bits(exp, 11, 9) @[RecFNToIN.scala 58:22]
    node isZero = eq(_T_12, UInt<1>("h00")) @[RecFNToIN.scala 58:47]
    node _T_14 = bits(exp, 11, 10) @[RecFNToIN.scala 59:25]
    node invalid = eq(_T_14, UInt<2>("h03")) @[RecFNToIN.scala 59:50]
    node _T_16 = bits(exp, 9, 9) @[RecFNToIN.scala 60:33]
    node isNaN = and(invalid, _T_16) @[RecFNToIN.scala 60:27]
    node notSpecial_magGeOne = bits(exp, 11, 11) @[RecFNToIN.scala 61:34]
    node _T_17 = cat(notSpecial_magGeOne, fract) @[Cat.scala 30:58]
    node _T_18 = bits(exp, 4, 0) @[RecFNToIN.scala 74:20]
    node _T_20 = mux(notSpecial_magGeOne, _T_18, UInt<1>("h00")) @[RecFNToIN.scala 73:16]
    node shiftedSig = dshl(_T_17, _T_20) @[RecFNToIN.scala 72:40]
    node unroundedInt = bits(shiftedSig, 83, 52) @[RecFNToIN.scala 82:24]
    node _T_21 = bits(shiftedSig, 52, 51) @[RecFNToIN.scala 85:23]
    node _T_22 = bits(shiftedSig, 50, 0) @[RecFNToIN.scala 86:23]
    node _T_24 = neq(_T_22, UInt<1>("h00")) @[RecFNToIN.scala 86:41]
    node roundBits = cat(_T_21, _T_24) @[Cat.scala 30:58]
    node _T_25 = bits(roundBits, 1, 0) @[RecFNToIN.scala 88:58]
    node _T_27 = neq(_T_25, UInt<1>("h00")) @[RecFNToIN.scala 88:65]
    node _T_29 = eq(isZero, UInt<1>("h00")) @[RecFNToIN.scala 88:70]
    node roundInexact = mux(notSpecial_magGeOne, _T_27, _T_29) @[RecFNToIN.scala 88:27]
    node _T_30 = bits(roundBits, 2, 1) @[RecFNToIN.scala 91:22]
    node _T_31 = not(_T_30) @[RecFNToIN.scala 91:29]
    node _T_33 = eq(_T_31, UInt<1>("h00")) @[RecFNToIN.scala 91:29]
    node _T_34 = bits(roundBits, 1, 0) @[RecFNToIN.scala 91:46]
    node _T_35 = not(_T_34) @[RecFNToIN.scala 91:53]
    node _T_37 = eq(_T_35, UInt<1>("h00")) @[RecFNToIN.scala 91:53]
    node _T_38 = or(_T_33, _T_37) @[RecFNToIN.scala 91:34]
    node _T_39 = bits(exp, 10, 0) @[RecFNToIN.scala 92:20]
    node _T_40 = not(_T_39) @[RecFNToIN.scala 92:38]
    node _T_42 = eq(_T_40, UInt<1>("h00")) @[RecFNToIN.scala 92:38]
    node _T_43 = bits(roundBits, 1, 0) @[RecFNToIN.scala 92:53]
    node _T_45 = neq(_T_43, UInt<1>("h00")) @[RecFNToIN.scala 92:60]
    node _T_47 = mux(_T_42, _T_45, UInt<1>("h00")) @[RecFNToIN.scala 92:16]
    node roundIncr_nearestEven = mux(notSpecial_magGeOne, _T_38, _T_47) @[RecFNToIN.scala 90:12]
    node _T_48 = eq(io.roundingMode, UInt<2>("h00")) @[RecFNToIN.scala 95:27]
    node _T_49 = and(_T_48, roundIncr_nearestEven) @[RecFNToIN.scala 95:51]
    node _T_50 = eq(io.roundingMode, UInt<2>("h02")) @[RecFNToIN.scala 96:27]
    node _T_51 = and(sign, roundInexact) @[RecFNToIN.scala 96:60]
    node _T_52 = and(_T_50, _T_51) @[RecFNToIN.scala 96:49]
    node _T_53 = or(_T_49, _T_52) @[RecFNToIN.scala 95:78]
    node _T_54 = eq(io.roundingMode, UInt<2>("h03")) @[RecFNToIN.scala 97:27]
    node _T_56 = eq(sign, UInt<1>("h00")) @[RecFNToIN.scala 97:53]
    node _T_57 = and(_T_56, roundInexact) @[RecFNToIN.scala 97:60]
    node _T_58 = and(_T_54, _T_57) @[RecFNToIN.scala 97:49]
    node roundIncr = or(_T_53, _T_58) @[RecFNToIN.scala 96:78]
    node _T_59 = not(unroundedInt) @[RecFNToIN.scala 98:39]
    node complUnroundedInt = mux(sign, _T_59, unroundedInt) @[RecFNToIN.scala 98:32]
    node _T_60 = xor(roundIncr, sign) @[RecFNToIN.scala 100:23]
    node _T_62 = add(complUnroundedInt, UInt<1>("h01")) @[RecFNToIN.scala 100:49]
    node _T_63 = tail(_T_62, 1) @[RecFNToIN.scala 100:49]
    node roundedInt = mux(_T_60, _T_63, complUnroundedInt) @[RecFNToIN.scala 100:12]
    node _T_64 = bits(unroundedInt, 29, 0) @[RecFNToIN.scala 103:38]
    node _T_65 = not(_T_64) @[RecFNToIN.scala 103:56]
    node _T_67 = eq(_T_65, UInt<1>("h00")) @[RecFNToIN.scala 103:56]
    node roundCarryBut2 = and(_T_67, roundIncr) @[RecFNToIN.scala 103:61]
    node posExp = bits(exp, 10, 0) @[RecFNToIN.scala 104:21]
    node _T_69 = geq(posExp, UInt<6>("h020")) @[RecFNToIN.scala 108:21]
    node _T_71 = eq(posExp, UInt<5>("h01f")) @[RecFNToIN.scala 109:26]
    node _T_73 = eq(sign, UInt<1>("h00")) @[RecFNToIN.scala 110:23]
    node _T_74 = bits(unroundedInt, 30, 0) @[RecFNToIN.scala 110:45]
    node _T_76 = neq(_T_74, UInt<1>("h00")) @[RecFNToIN.scala 110:63]
    node _T_77 = or(_T_73, _T_76) @[RecFNToIN.scala 110:30]
    node _T_78 = or(_T_77, roundIncr) @[RecFNToIN.scala 111:27]
    node _T_79 = and(_T_71, _T_78) @[RecFNToIN.scala 109:50]
    node _T_80 = or(_T_69, _T_79) @[RecFNToIN.scala 108:40]
    node _T_82 = eq(sign, UInt<1>("h00")) @[RecFNToIN.scala 112:18]
    node _T_84 = eq(posExp, UInt<5>("h01e")) @[RecFNToIN.scala 112:36]
    node _T_85 = and(_T_82, _T_84) @[RecFNToIN.scala 112:25]
    node _T_86 = and(_T_85, roundCarryBut2) @[RecFNToIN.scala 112:60]
    node _T_87 = or(_T_80, _T_86) @[RecFNToIN.scala 111:42]
    node overflow_signed = mux(notSpecial_magGeOne, _T_87, UInt<1>("h00")) @[RecFNToIN.scala 107:12]
    node _T_90 = geq(posExp, UInt<6>("h020")) @[RecFNToIN.scala 117:29]
    node _T_91 = or(sign, _T_90) @[RecFNToIN.scala 117:18]
    node _T_93 = eq(posExp, UInt<5>("h01f")) @[RecFNToIN.scala 118:26]
    node _T_94 = bits(unroundedInt, 30, 30) @[RecFNToIN.scala 119:34]
    node _T_95 = and(_T_93, _T_94) @[RecFNToIN.scala 118:50]
    node _T_96 = and(_T_95, roundCarryBut2) @[RecFNToIN.scala 119:49]
    node _T_97 = or(_T_91, _T_96) @[RecFNToIN.scala 117:48]
    node _T_98 = and(sign, roundIncr) @[RecFNToIN.scala 120:18]
    node overflow_unsigned = mux(notSpecial_magGeOne, _T_97, _T_98) @[RecFNToIN.scala 116:12]
    node overflow = mux(io.signedOut, overflow_signed, overflow_unsigned) @[RecFNToIN.scala 122:23]
    node _T_100 = eq(isNaN, UInt<1>("h00")) @[RecFNToIN.scala 124:27]
    node excSign = and(sign, _T_100) @[RecFNToIN.scala 124:24]
    node _T_101 = and(io.signedOut, excSign) @[RecFNToIN.scala 126:26]
    node _T_103 = shl(UInt<1>("h01"), 31) @[RecFNToIN.scala 126:45]
    node _T_105 = mux(_T_101, _T_103, UInt<1>("h00")) @[RecFNToIN.scala 126:12]
    node _T_107 = eq(excSign, UInt<1>("h00")) @[RecFNToIN.scala 127:29]
    node _T_108 = and(io.signedOut, _T_107) @[RecFNToIN.scala 127:26]
    node _T_111 = mux(_T_108, UInt<31>("h07fffffff"), UInt<1>("h00")) @[RecFNToIN.scala 127:12]
    node _T_112 = or(_T_105, _T_111) @[RecFNToIN.scala 126:72]
    node _T_114 = eq(io.signedOut, UInt<1>("h00")) @[RecFNToIN.scala 131:13]
    node _T_116 = eq(excSign, UInt<1>("h00")) @[RecFNToIN.scala 131:31]
    node _T_117 = and(_T_114, _T_116) @[RecFNToIN.scala 131:28]
    node _T_120 = mux(_T_117, UInt<32>("h0ffffffff"), UInt<1>("h00")) @[RecFNToIN.scala 131:12]
    node excValue = or(_T_112, _T_120) @[RecFNToIN.scala 130:11]
    node _T_122 = eq(invalid, UInt<1>("h00")) @[RecFNToIN.scala 135:35]
    node _T_123 = and(roundInexact, _T_122) @[RecFNToIN.scala 135:32]
    node _T_125 = eq(overflow, UInt<1>("h00")) @[RecFNToIN.scala 135:48]
    node inexact = and(_T_123, _T_125) @[RecFNToIN.scala 135:45]
    node _T_126 = or(invalid, overflow) @[RecFNToIN.scala 137:27]
    node _T_127 = mux(_T_126, excValue, roundedInt) @[RecFNToIN.scala 137:18]
    io.out <= _T_127 @[RecFNToIN.scala 137:12]
    node _T_128 = cat(invalid, overflow) @[Cat.scala 30:58]
    node _T_129 = cat(_T_128, inexact) @[Cat.scala 30:58]
    io.intExceptionFlags <= _T_129 @[RecFNToIN.scala 138:26]
    
  module RecFNToIN_1 : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip in : UInt<65>, flip roundingMode : UInt<2>, flip signedOut : UInt<1>, out : UInt<64>, intExceptionFlags : UInt<3>}
    
    io is invalid
    io is invalid
    node sign = bits(io.in, 64, 64) @[RecFNToIN.scala 54:21]
    node exp = bits(io.in, 63, 52) @[RecFNToIN.scala 55:20]
    node fract = bits(io.in, 51, 0) @[RecFNToIN.scala 56:22]
    node _T_12 = bits(exp, 11, 9) @[RecFNToIN.scala 58:22]
    node isZero = eq(_T_12, UInt<1>("h00")) @[RecFNToIN.scala 58:47]
    node _T_14 = bits(exp, 11, 10) @[RecFNToIN.scala 59:25]
    node invalid = eq(_T_14, UInt<2>("h03")) @[RecFNToIN.scala 59:50]
    node _T_16 = bits(exp, 9, 9) @[RecFNToIN.scala 60:33]
    node isNaN = and(invalid, _T_16) @[RecFNToIN.scala 60:27]
    node notSpecial_magGeOne = bits(exp, 11, 11) @[RecFNToIN.scala 61:34]
    node _T_17 = cat(notSpecial_magGeOne, fract) @[Cat.scala 30:58]
    node _T_18 = bits(exp, 5, 0) @[RecFNToIN.scala 74:20]
    node _T_20 = mux(notSpecial_magGeOne, _T_18, UInt<1>("h00")) @[RecFNToIN.scala 73:16]
    node shiftedSig = dshl(_T_17, _T_20) @[RecFNToIN.scala 72:40]
    node unroundedInt = bits(shiftedSig, 115, 52) @[RecFNToIN.scala 82:24]
    node _T_21 = bits(shiftedSig, 52, 51) @[RecFNToIN.scala 85:23]
    node _T_22 = bits(shiftedSig, 50, 0) @[RecFNToIN.scala 86:23]
    node _T_24 = neq(_T_22, UInt<1>("h00")) @[RecFNToIN.scala 86:41]
    node roundBits = cat(_T_21, _T_24) @[Cat.scala 30:58]
    node _T_25 = bits(roundBits, 1, 0) @[RecFNToIN.scala 88:58]
    node _T_27 = neq(_T_25, UInt<1>("h00")) @[RecFNToIN.scala 88:65]
    node _T_29 = eq(isZero, UInt<1>("h00")) @[RecFNToIN.scala 88:70]
    node roundInexact = mux(notSpecial_magGeOne, _T_27, _T_29) @[RecFNToIN.scala 88:27]
    node _T_30 = bits(roundBits, 2, 1) @[RecFNToIN.scala 91:22]
    node _T_31 = not(_T_30) @[RecFNToIN.scala 91:29]
    node _T_33 = eq(_T_31, UInt<1>("h00")) @[RecFNToIN.scala 91:29]
    node _T_34 = bits(roundBits, 1, 0) @[RecFNToIN.scala 91:46]
    node _T_35 = not(_T_34) @[RecFNToIN.scala 91:53]
    node _T_37 = eq(_T_35, UInt<1>("h00")) @[RecFNToIN.scala 91:53]
    node _T_38 = or(_T_33, _T_37) @[RecFNToIN.scala 91:34]
    node _T_39 = bits(exp, 10, 0) @[RecFNToIN.scala 92:20]
    node _T_40 = not(_T_39) @[RecFNToIN.scala 92:38]
    node _T_42 = eq(_T_40, UInt<1>("h00")) @[RecFNToIN.scala 92:38]
    node _T_43 = bits(roundBits, 1, 0) @[RecFNToIN.scala 92:53]
    node _T_45 = neq(_T_43, UInt<1>("h00")) @[RecFNToIN.scala 92:60]
    node _T_47 = mux(_T_42, _T_45, UInt<1>("h00")) @[RecFNToIN.scala 92:16]
    node roundIncr_nearestEven = mux(notSpecial_magGeOne, _T_38, _T_47) @[RecFNToIN.scala 90:12]
    node _T_48 = eq(io.roundingMode, UInt<2>("h00")) @[RecFNToIN.scala 95:27]
    node _T_49 = and(_T_48, roundIncr_nearestEven) @[RecFNToIN.scala 95:51]
    node _T_50 = eq(io.roundingMode, UInt<2>("h02")) @[RecFNToIN.scala 96:27]
    node _T_51 = and(sign, roundInexact) @[RecFNToIN.scala 96:60]
    node _T_52 = and(_T_50, _T_51) @[RecFNToIN.scala 96:49]
    node _T_53 = or(_T_49, _T_52) @[RecFNToIN.scala 95:78]
    node _T_54 = eq(io.roundingMode, UInt<2>("h03")) @[RecFNToIN.scala 97:27]
    node _T_56 = eq(sign, UInt<1>("h00")) @[RecFNToIN.scala 97:53]
    node _T_57 = and(_T_56, roundInexact) @[RecFNToIN.scala 97:60]
    node _T_58 = and(_T_54, _T_57) @[RecFNToIN.scala 97:49]
    node roundIncr = or(_T_53, _T_58) @[RecFNToIN.scala 96:78]
    node _T_59 = not(unroundedInt) @[RecFNToIN.scala 98:39]
    node complUnroundedInt = mux(sign, _T_59, unroundedInt) @[RecFNToIN.scala 98:32]
    node _T_60 = xor(roundIncr, sign) @[RecFNToIN.scala 100:23]
    node _T_62 = add(complUnroundedInt, UInt<1>("h01")) @[RecFNToIN.scala 100:49]
    node _T_63 = tail(_T_62, 1) @[RecFNToIN.scala 100:49]
    node roundedInt = mux(_T_60, _T_63, complUnroundedInt) @[RecFNToIN.scala 100:12]
    node _T_64 = bits(unroundedInt, 61, 0) @[RecFNToIN.scala 103:38]
    node _T_65 = not(_T_64) @[RecFNToIN.scala 103:56]
    node _T_67 = eq(_T_65, UInt<1>("h00")) @[RecFNToIN.scala 103:56]
    node roundCarryBut2 = and(_T_67, roundIncr) @[RecFNToIN.scala 103:61]
    node posExp = bits(exp, 10, 0) @[RecFNToIN.scala 104:21]
    node _T_69 = geq(posExp, UInt<7>("h040")) @[RecFNToIN.scala 108:21]
    node _T_71 = eq(posExp, UInt<6>("h03f")) @[RecFNToIN.scala 109:26]
    node _T_73 = eq(sign, UInt<1>("h00")) @[RecFNToIN.scala 110:23]
    node _T_74 = bits(unroundedInt, 62, 0) @[RecFNToIN.scala 110:45]
    node _T_76 = neq(_T_74, UInt<1>("h00")) @[RecFNToIN.scala 110:63]
    node _T_77 = or(_T_73, _T_76) @[RecFNToIN.scala 110:30]
    node _T_78 = or(_T_77, roundIncr) @[RecFNToIN.scala 111:27]
    node _T_79 = and(_T_71, _T_78) @[RecFNToIN.scala 109:50]
    node _T_80 = or(_T_69, _T_79) @[RecFNToIN.scala 108:40]
    node _T_82 = eq(sign, UInt<1>("h00")) @[RecFNToIN.scala 112:18]
    node _T_84 = eq(posExp, UInt<6>("h03e")) @[RecFNToIN.scala 112:36]
    node _T_85 = and(_T_82, _T_84) @[RecFNToIN.scala 112:25]
    node _T_86 = and(_T_85, roundCarryBut2) @[RecFNToIN.scala 112:60]
    node _T_87 = or(_T_80, _T_86) @[RecFNToIN.scala 111:42]
    node overflow_signed = mux(notSpecial_magGeOne, _T_87, UInt<1>("h00")) @[RecFNToIN.scala 107:12]
    node _T_90 = geq(posExp, UInt<7>("h040")) @[RecFNToIN.scala 117:29]
    node _T_91 = or(sign, _T_90) @[RecFNToIN.scala 117:18]
    node _T_93 = eq(posExp, UInt<6>("h03f")) @[RecFNToIN.scala 118:26]
    node _T_94 = bits(unroundedInt, 62, 62) @[RecFNToIN.scala 119:34]
    node _T_95 = and(_T_93, _T_94) @[RecFNToIN.scala 118:50]
    node _T_96 = and(_T_95, roundCarryBut2) @[RecFNToIN.scala 119:49]
    node _T_97 = or(_T_91, _T_96) @[RecFNToIN.scala 117:48]
    node _T_98 = and(sign, roundIncr) @[RecFNToIN.scala 120:18]
    node overflow_unsigned = mux(notSpecial_magGeOne, _T_97, _T_98) @[RecFNToIN.scala 116:12]
    node overflow = mux(io.signedOut, overflow_signed, overflow_unsigned) @[RecFNToIN.scala 122:23]
    node _T_100 = eq(isNaN, UInt<1>("h00")) @[RecFNToIN.scala 124:27]
    node excSign = and(sign, _T_100) @[RecFNToIN.scala 124:24]
    node _T_101 = and(io.signedOut, excSign) @[RecFNToIN.scala 126:26]
    node _T_103 = shl(UInt<1>("h01"), 63) @[RecFNToIN.scala 126:45]
    node _T_105 = mux(_T_101, _T_103, UInt<1>("h00")) @[RecFNToIN.scala 126:12]
    node _T_107 = eq(excSign, UInt<1>("h00")) @[RecFNToIN.scala 127:29]
    node _T_108 = and(io.signedOut, _T_107) @[RecFNToIN.scala 127:26]
    node _T_111 = mux(_T_108, UInt<63>("h07fffffffffffffff"), UInt<1>("h00")) @[RecFNToIN.scala 127:12]
    node _T_112 = or(_T_105, _T_111) @[RecFNToIN.scala 126:72]
    node _T_114 = eq(io.signedOut, UInt<1>("h00")) @[RecFNToIN.scala 131:13]
    node _T_116 = eq(excSign, UInt<1>("h00")) @[RecFNToIN.scala 131:31]
    node _T_117 = and(_T_114, _T_116) @[RecFNToIN.scala 131:28]
    node _T_120 = mux(_T_117, UInt<64>("h0ffffffffffffffff"), UInt<1>("h00")) @[RecFNToIN.scala 131:12]
    node excValue = or(_T_112, _T_120) @[RecFNToIN.scala 130:11]
    node _T_122 = eq(invalid, UInt<1>("h00")) @[RecFNToIN.scala 135:35]
    node _T_123 = and(roundInexact, _T_122) @[RecFNToIN.scala 135:32]
    node _T_125 = eq(overflow, UInt<1>("h00")) @[RecFNToIN.scala 135:48]
    node inexact = and(_T_123, _T_125) @[RecFNToIN.scala 135:45]
    node _T_126 = or(invalid, overflow) @[RecFNToIN.scala 137:27]
    node _T_127 = mux(_T_126, excValue, roundedInt) @[RecFNToIN.scala 137:18]
    io.out <= _T_127 @[RecFNToIN.scala 137:12]
    node _T_128 = cat(invalid, overflow) @[Cat.scala 30:58]
    node _T_129 = cat(_T_128, inexact) @[Cat.scala 30:58]
    io.intExceptionFlags <= _T_129 @[RecFNToIN.scala 138:26]
    
  module INToRecFN : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip signedIn : UInt<1>, flip in : UInt<64>, flip roundingMode : UInt<2>, out : UInt<33>, exceptionFlags : UInt<5>}
    
    io is invalid
    io is invalid
    node _T_12 = bits(io.in, 63, 63) @[INToRecFN.scala 55:36]
    node sign = and(io.signedIn, _T_12) @[INToRecFN.scala 55:28]
    node _T_14 = sub(UInt<1>("h00"), io.in) @[INToRecFN.scala 56:27]
    node _T_15 = asUInt(_T_14) @[INToRecFN.scala 56:27]
    node _T_16 = tail(_T_15, 1) @[INToRecFN.scala 56:27]
    node absIn = mux(sign, _T_16, io.in) @[INToRecFN.scala 56:20]
    node _T_17 = shl(absIn, 0) @[INToRecFN.scala 57:32]
    node _T_18 = bits(_T_17, 63, 32) @[CircuitMath.scala 35:17]
    node _T_19 = bits(_T_17, 31, 0) @[CircuitMath.scala 36:17]
    node _T_21 = neq(_T_18, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_22 = bits(_T_18, 31, 16) @[CircuitMath.scala 35:17]
    node _T_23 = bits(_T_18, 15, 0) @[CircuitMath.scala 36:17]
    node _T_25 = neq(_T_22, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_26 = bits(_T_22, 15, 8) @[CircuitMath.scala 35:17]
    node _T_27 = bits(_T_22, 7, 0) @[CircuitMath.scala 36:17]
    node _T_29 = neq(_T_26, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_30 = bits(_T_26, 7, 4) @[CircuitMath.scala 35:17]
    node _T_31 = bits(_T_26, 3, 0) @[CircuitMath.scala 36:17]
    node _T_33 = neq(_T_30, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_34 = bits(_T_30, 3, 3) @[CircuitMath.scala 32:12]
    node _T_36 = bits(_T_30, 2, 2) @[CircuitMath.scala 32:12]
    node _T_38 = bits(_T_30, 1, 1) @[CircuitMath.scala 30:8]
    node _T_39 = mux(_T_36, UInt<2>("h02"), _T_38) @[CircuitMath.scala 32:10]
    node _T_40 = mux(_T_34, UInt<2>("h03"), _T_39) @[CircuitMath.scala 32:10]
    node _T_41 = bits(_T_31, 3, 3) @[CircuitMath.scala 32:12]
    node _T_43 = bits(_T_31, 2, 2) @[CircuitMath.scala 32:12]
    node _T_45 = bits(_T_31, 1, 1) @[CircuitMath.scala 30:8]
    node _T_46 = mux(_T_43, UInt<2>("h02"), _T_45) @[CircuitMath.scala 32:10]
    node _T_47 = mux(_T_41, UInt<2>("h03"), _T_46) @[CircuitMath.scala 32:10]
    node _T_48 = mux(_T_33, _T_40, _T_47) @[CircuitMath.scala 38:21]
    node _T_49 = cat(_T_33, _T_48) @[Cat.scala 30:58]
    node _T_50 = bits(_T_27, 7, 4) @[CircuitMath.scala 35:17]
    node _T_51 = bits(_T_27, 3, 0) @[CircuitMath.scala 36:17]
    node _T_53 = neq(_T_50, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_54 = bits(_T_50, 3, 3) @[CircuitMath.scala 32:12]
    node _T_56 = bits(_T_50, 2, 2) @[CircuitMath.scala 32:12]
    node _T_58 = bits(_T_50, 1, 1) @[CircuitMath.scala 30:8]
    node _T_59 = mux(_T_56, UInt<2>("h02"), _T_58) @[CircuitMath.scala 32:10]
    node _T_60 = mux(_T_54, UInt<2>("h03"), _T_59) @[CircuitMath.scala 32:10]
    node _T_61 = bits(_T_51, 3, 3) @[CircuitMath.scala 32:12]
    node _T_63 = bits(_T_51, 2, 2) @[CircuitMath.scala 32:12]
    node _T_65 = bits(_T_51, 1, 1) @[CircuitMath.scala 30:8]
    node _T_66 = mux(_T_63, UInt<2>("h02"), _T_65) @[CircuitMath.scala 32:10]
    node _T_67 = mux(_T_61, UInt<2>("h03"), _T_66) @[CircuitMath.scala 32:10]
    node _T_68 = mux(_T_53, _T_60, _T_67) @[CircuitMath.scala 38:21]
    node _T_69 = cat(_T_53, _T_68) @[Cat.scala 30:58]
    node _T_70 = mux(_T_29, _T_49, _T_69) @[CircuitMath.scala 38:21]
    node _T_71 = cat(_T_29, _T_70) @[Cat.scala 30:58]
    node _T_72 = bits(_T_23, 15, 8) @[CircuitMath.scala 35:17]
    node _T_73 = bits(_T_23, 7, 0) @[CircuitMath.scala 36:17]
    node _T_75 = neq(_T_72, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_76 = bits(_T_72, 7, 4) @[CircuitMath.scala 35:17]
    node _T_77 = bits(_T_72, 3, 0) @[CircuitMath.scala 36:17]
    node _T_79 = neq(_T_76, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_80 = bits(_T_76, 3, 3) @[CircuitMath.scala 32:12]
    node _T_82 = bits(_T_76, 2, 2) @[CircuitMath.scala 32:12]
    node _T_84 = bits(_T_76, 1, 1) @[CircuitMath.scala 30:8]
    node _T_85 = mux(_T_82, UInt<2>("h02"), _T_84) @[CircuitMath.scala 32:10]
    node _T_86 = mux(_T_80, UInt<2>("h03"), _T_85) @[CircuitMath.scala 32:10]
    node _T_87 = bits(_T_77, 3, 3) @[CircuitMath.scala 32:12]
    node _T_89 = bits(_T_77, 2, 2) @[CircuitMath.scala 32:12]
    node _T_91 = bits(_T_77, 1, 1) @[CircuitMath.scala 30:8]
    node _T_92 = mux(_T_89, UInt<2>("h02"), _T_91) @[CircuitMath.scala 32:10]
    node _T_93 = mux(_T_87, UInt<2>("h03"), _T_92) @[CircuitMath.scala 32:10]
    node _T_94 = mux(_T_79, _T_86, _T_93) @[CircuitMath.scala 38:21]
    node _T_95 = cat(_T_79, _T_94) @[Cat.scala 30:58]
    node _T_96 = bits(_T_73, 7, 4) @[CircuitMath.scala 35:17]
    node _T_97 = bits(_T_73, 3, 0) @[CircuitMath.scala 36:17]
    node _T_99 = neq(_T_96, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_100 = bits(_T_96, 3, 3) @[CircuitMath.scala 32:12]
    node _T_102 = bits(_T_96, 2, 2) @[CircuitMath.scala 32:12]
    node _T_104 = bits(_T_96, 1, 1) @[CircuitMath.scala 30:8]
    node _T_105 = mux(_T_102, UInt<2>("h02"), _T_104) @[CircuitMath.scala 32:10]
    node _T_106 = mux(_T_100, UInt<2>("h03"), _T_105) @[CircuitMath.scala 32:10]
    node _T_107 = bits(_T_97, 3, 3) @[CircuitMath.scala 32:12]
    node _T_109 = bits(_T_97, 2, 2) @[CircuitMath.scala 32:12]
    node _T_111 = bits(_T_97, 1, 1) @[CircuitMath.scala 30:8]
    node _T_112 = mux(_T_109, UInt<2>("h02"), _T_111) @[CircuitMath.scala 32:10]
    node _T_113 = mux(_T_107, UInt<2>("h03"), _T_112) @[CircuitMath.scala 32:10]
    node _T_114 = mux(_T_99, _T_106, _T_113) @[CircuitMath.scala 38:21]
    node _T_115 = cat(_T_99, _T_114) @[Cat.scala 30:58]
    node _T_116 = mux(_T_75, _T_95, _T_115) @[CircuitMath.scala 38:21]
    node _T_117 = cat(_T_75, _T_116) @[Cat.scala 30:58]
    node _T_118 = mux(_T_25, _T_71, _T_117) @[CircuitMath.scala 38:21]
    node _T_119 = cat(_T_25, _T_118) @[Cat.scala 30:58]
    node _T_120 = bits(_T_19, 31, 16) @[CircuitMath.scala 35:17]
    node _T_121 = bits(_T_19, 15, 0) @[CircuitMath.scala 36:17]
    node _T_123 = neq(_T_120, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_124 = bits(_T_120, 15, 8) @[CircuitMath.scala 35:17]
    node _T_125 = bits(_T_120, 7, 0) @[CircuitMath.scala 36:17]
    node _T_127 = neq(_T_124, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_128 = bits(_T_124, 7, 4) @[CircuitMath.scala 35:17]
    node _T_129 = bits(_T_124, 3, 0) @[CircuitMath.scala 36:17]
    node _T_131 = neq(_T_128, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_132 = bits(_T_128, 3, 3) @[CircuitMath.scala 32:12]
    node _T_134 = bits(_T_128, 2, 2) @[CircuitMath.scala 32:12]
    node _T_136 = bits(_T_128, 1, 1) @[CircuitMath.scala 30:8]
    node _T_137 = mux(_T_134, UInt<2>("h02"), _T_136) @[CircuitMath.scala 32:10]
    node _T_138 = mux(_T_132, UInt<2>("h03"), _T_137) @[CircuitMath.scala 32:10]
    node _T_139 = bits(_T_129, 3, 3) @[CircuitMath.scala 32:12]
    node _T_141 = bits(_T_129, 2, 2) @[CircuitMath.scala 32:12]
    node _T_143 = bits(_T_129, 1, 1) @[CircuitMath.scala 30:8]
    node _T_144 = mux(_T_141, UInt<2>("h02"), _T_143) @[CircuitMath.scala 32:10]
    node _T_145 = mux(_T_139, UInt<2>("h03"), _T_144) @[CircuitMath.scala 32:10]
    node _T_146 = mux(_T_131, _T_138, _T_145) @[CircuitMath.scala 38:21]
    node _T_147 = cat(_T_131, _T_146) @[Cat.scala 30:58]
    node _T_148 = bits(_T_125, 7, 4) @[CircuitMath.scala 35:17]
    node _T_149 = bits(_T_125, 3, 0) @[CircuitMath.scala 36:17]
    node _T_151 = neq(_T_148, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_152 = bits(_T_148, 3, 3) @[CircuitMath.scala 32:12]
    node _T_154 = bits(_T_148, 2, 2) @[CircuitMath.scala 32:12]
    node _T_156 = bits(_T_148, 1, 1) @[CircuitMath.scala 30:8]
    node _T_157 = mux(_T_154, UInt<2>("h02"), _T_156) @[CircuitMath.scala 32:10]
    node _T_158 = mux(_T_152, UInt<2>("h03"), _T_157) @[CircuitMath.scala 32:10]
    node _T_159 = bits(_T_149, 3, 3) @[CircuitMath.scala 32:12]
    node _T_161 = bits(_T_149, 2, 2) @[CircuitMath.scala 32:12]
    node _T_163 = bits(_T_149, 1, 1) @[CircuitMath.scala 30:8]
    node _T_164 = mux(_T_161, UInt<2>("h02"), _T_163) @[CircuitMath.scala 32:10]
    node _T_165 = mux(_T_159, UInt<2>("h03"), _T_164) @[CircuitMath.scala 32:10]
    node _T_166 = mux(_T_151, _T_158, _T_165) @[CircuitMath.scala 38:21]
    node _T_167 = cat(_T_151, _T_166) @[Cat.scala 30:58]
    node _T_168 = mux(_T_127, _T_147, _T_167) @[CircuitMath.scala 38:21]
    node _T_169 = cat(_T_127, _T_168) @[Cat.scala 30:58]
    node _T_170 = bits(_T_121, 15, 8) @[CircuitMath.scala 35:17]
    node _T_171 = bits(_T_121, 7, 0) @[CircuitMath.scala 36:17]
    node _T_173 = neq(_T_170, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_174 = bits(_T_170, 7, 4) @[CircuitMath.scala 35:17]
    node _T_175 = bits(_T_170, 3, 0) @[CircuitMath.scala 36:17]
    node _T_177 = neq(_T_174, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_178 = bits(_T_174, 3, 3) @[CircuitMath.scala 32:12]
    node _T_180 = bits(_T_174, 2, 2) @[CircuitMath.scala 32:12]
    node _T_182 = bits(_T_174, 1, 1) @[CircuitMath.scala 30:8]
    node _T_183 = mux(_T_180, UInt<2>("h02"), _T_182) @[CircuitMath.scala 32:10]
    node _T_184 = mux(_T_178, UInt<2>("h03"), _T_183) @[CircuitMath.scala 32:10]
    node _T_185 = bits(_T_175, 3, 3) @[CircuitMath.scala 32:12]
    node _T_187 = bits(_T_175, 2, 2) @[CircuitMath.scala 32:12]
    node _T_189 = bits(_T_175, 1, 1) @[CircuitMath.scala 30:8]
    node _T_190 = mux(_T_187, UInt<2>("h02"), _T_189) @[CircuitMath.scala 32:10]
    node _T_191 = mux(_T_185, UInt<2>("h03"), _T_190) @[CircuitMath.scala 32:10]
    node _T_192 = mux(_T_177, _T_184, _T_191) @[CircuitMath.scala 38:21]
    node _T_193 = cat(_T_177, _T_192) @[Cat.scala 30:58]
    node _T_194 = bits(_T_171, 7, 4) @[CircuitMath.scala 35:17]
    node _T_195 = bits(_T_171, 3, 0) @[CircuitMath.scala 36:17]
    node _T_197 = neq(_T_194, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_198 = bits(_T_194, 3, 3) @[CircuitMath.scala 32:12]
    node _T_200 = bits(_T_194, 2, 2) @[CircuitMath.scala 32:12]
    node _T_202 = bits(_T_194, 1, 1) @[CircuitMath.scala 30:8]
    node _T_203 = mux(_T_200, UInt<2>("h02"), _T_202) @[CircuitMath.scala 32:10]
    node _T_204 = mux(_T_198, UInt<2>("h03"), _T_203) @[CircuitMath.scala 32:10]
    node _T_205 = bits(_T_195, 3, 3) @[CircuitMath.scala 32:12]
    node _T_207 = bits(_T_195, 2, 2) @[CircuitMath.scala 32:12]
    node _T_209 = bits(_T_195, 1, 1) @[CircuitMath.scala 30:8]
    node _T_210 = mux(_T_207, UInt<2>("h02"), _T_209) @[CircuitMath.scala 32:10]
    node _T_211 = mux(_T_205, UInt<2>("h03"), _T_210) @[CircuitMath.scala 32:10]
    node _T_212 = mux(_T_197, _T_204, _T_211) @[CircuitMath.scala 38:21]
    node _T_213 = cat(_T_197, _T_212) @[Cat.scala 30:58]
    node _T_214 = mux(_T_173, _T_193, _T_213) @[CircuitMath.scala 38:21]
    node _T_215 = cat(_T_173, _T_214) @[Cat.scala 30:58]
    node _T_216 = mux(_T_123, _T_169, _T_215) @[CircuitMath.scala 38:21]
    node _T_217 = cat(_T_123, _T_216) @[Cat.scala 30:58]
    node _T_218 = mux(_T_21, _T_119, _T_217) @[CircuitMath.scala 38:21]
    node _T_219 = cat(_T_21, _T_218) @[Cat.scala 30:58]
    node normCount = not(_T_219) @[INToRecFN.scala 57:21]
    node _T_220 = dshl(absIn, normCount) @[INToRecFN.scala 58:27]
    node normAbsIn = bits(_T_220, 63, 0) @[INToRecFN.scala 58:39]
    node _T_222 = bits(normAbsIn, 40, 39) @[INToRecFN.scala 63:26]
    node _T_223 = bits(normAbsIn, 38, 0) @[INToRecFN.scala 64:26]
    node _T_225 = neq(_T_223, UInt<1>("h00")) @[INToRecFN.scala 64:55]
    node roundBits = cat(_T_222, _T_225) @[Cat.scala 30:58]
    node _T_226 = bits(roundBits, 1, 0) @[INToRecFN.scala 72:33]
    node roundInexact = neq(_T_226, UInt<1>("h00")) @[INToRecFN.scala 72:40]
    node _T_228 = eq(io.roundingMode, UInt<2>("h00")) @[INToRecFN.scala 74:30]
    node _T_229 = bits(roundBits, 2, 1) @[INToRecFN.scala 75:22]
    node _T_230 = not(_T_229) @[INToRecFN.scala 75:29]
    node _T_232 = eq(_T_230, UInt<1>("h00")) @[INToRecFN.scala 75:29]
    node _T_233 = bits(roundBits, 1, 0) @[INToRecFN.scala 75:46]
    node _T_234 = not(_T_233) @[INToRecFN.scala 75:53]
    node _T_236 = eq(_T_234, UInt<1>("h00")) @[INToRecFN.scala 75:53]
    node _T_237 = or(_T_232, _T_236) @[INToRecFN.scala 75:34]
    node _T_239 = mux(_T_228, _T_237, UInt<1>("h00")) @[INToRecFN.scala 74:12]
    node _T_240 = eq(io.roundingMode, UInt<2>("h02")) @[INToRecFN.scala 78:30]
    node _T_241 = and(sign, roundInexact) @[INToRecFN.scala 79:18]
    node _T_243 = mux(_T_240, _T_241, UInt<1>("h00")) @[INToRecFN.scala 78:12]
    node _T_244 = or(_T_239, _T_243) @[INToRecFN.scala 77:11]
    node _T_245 = eq(io.roundingMode, UInt<2>("h03")) @[INToRecFN.scala 82:30]
    node _T_247 = eq(sign, UInt<1>("h00")) @[INToRecFN.scala 83:13]
    node _T_248 = and(_T_247, roundInexact) @[INToRecFN.scala 83:20]
    node _T_250 = mux(_T_245, _T_248, UInt<1>("h00")) @[INToRecFN.scala 82:12]
    node round = or(_T_244, _T_250) @[INToRecFN.scala 81:11]
    node _T_252 = bits(normAbsIn, 63, 40) @[INToRecFN.scala 89:34]
    node unroundedNorm = cat(UInt<1>("h00"), _T_252) @[Cat.scala 30:58]
    node _T_255 = add(unroundedNorm, UInt<1>("h01")) @[INToRecFN.scala 94:48]
    node _T_256 = tail(_T_255, 1) @[INToRecFN.scala 94:48]
    node roundedNorm = mux(round, _T_256, unroundedNorm) @[INToRecFN.scala 94:26]
    node _T_257 = not(normCount) @[INToRecFN.scala 97:24]
    node unroundedExp = cat(UInt<1>("h00"), _T_257) @[Cat.scala 30:58]
    node _T_260 = cat(UInt<1>("h00"), unroundedExp) @[Cat.scala 30:58]
    node _T_261 = bits(roundedNorm, 24, 24) @[INToRecFN.scala 106:65]
    node _T_262 = add(_T_260, _T_261) @[INToRecFN.scala 106:52]
    node roundedExp = tail(_T_262, 1) @[INToRecFN.scala 106:52]
    node _T_263 = bits(normAbsIn, 63, 63) @[INToRecFN.scala 112:22]
    node _T_265 = bits(roundedExp, 7, 0) @[INToRecFN.scala 115:27]
    node _T_266 = mux(UInt<1>("h00"), UInt<8>("h080"), _T_265) @[INToRecFN.scala 113:16]
    node expOut = cat(_T_263, _T_266) @[Cat.scala 30:58]
    node overflow = or(UInt<1>("h00"), UInt<1>("h00")) @[INToRecFN.scala 119:39]
    node inexact = or(roundInexact, overflow) @[INToRecFN.scala 120:32]
    node _T_267 = bits(roundedNorm, 22, 0) @[INToRecFN.scala 122:44]
    node _T_268 = cat(sign, expOut) @[Cat.scala 30:58]
    node _T_269 = cat(_T_268, _T_267) @[Cat.scala 30:58]
    io.out <= _T_269 @[INToRecFN.scala 122:12]
    node _T_272 = cat(UInt<1>("h00"), inexact) @[Cat.scala 30:58]
    node _T_273 = cat(UInt<2>("h00"), overflow) @[Cat.scala 30:58]
    node _T_274 = cat(_T_273, _T_272) @[Cat.scala 30:58]
    io.exceptionFlags <= _T_274 @[INToRecFN.scala 123:23]
    
  module INToRecFN_1 : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip signedIn : UInt<1>, flip in : UInt<64>, flip roundingMode : UInt<2>, out : UInt<65>, exceptionFlags : UInt<5>}
    
    io is invalid
    io is invalid
    node _T_12 = bits(io.in, 63, 63) @[INToRecFN.scala 55:36]
    node sign = and(io.signedIn, _T_12) @[INToRecFN.scala 55:28]
    node _T_14 = sub(UInt<1>("h00"), io.in) @[INToRecFN.scala 56:27]
    node _T_15 = asUInt(_T_14) @[INToRecFN.scala 56:27]
    node _T_16 = tail(_T_15, 1) @[INToRecFN.scala 56:27]
    node absIn = mux(sign, _T_16, io.in) @[INToRecFN.scala 56:20]
    node _T_17 = shl(absIn, 0) @[INToRecFN.scala 57:32]
    node _T_18 = bits(_T_17, 63, 32) @[CircuitMath.scala 35:17]
    node _T_19 = bits(_T_17, 31, 0) @[CircuitMath.scala 36:17]
    node _T_21 = neq(_T_18, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_22 = bits(_T_18, 31, 16) @[CircuitMath.scala 35:17]
    node _T_23 = bits(_T_18, 15, 0) @[CircuitMath.scala 36:17]
    node _T_25 = neq(_T_22, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_26 = bits(_T_22, 15, 8) @[CircuitMath.scala 35:17]
    node _T_27 = bits(_T_22, 7, 0) @[CircuitMath.scala 36:17]
    node _T_29 = neq(_T_26, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_30 = bits(_T_26, 7, 4) @[CircuitMath.scala 35:17]
    node _T_31 = bits(_T_26, 3, 0) @[CircuitMath.scala 36:17]
    node _T_33 = neq(_T_30, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_34 = bits(_T_30, 3, 3) @[CircuitMath.scala 32:12]
    node _T_36 = bits(_T_30, 2, 2) @[CircuitMath.scala 32:12]
    node _T_38 = bits(_T_30, 1, 1) @[CircuitMath.scala 30:8]
    node _T_39 = mux(_T_36, UInt<2>("h02"), _T_38) @[CircuitMath.scala 32:10]
    node _T_40 = mux(_T_34, UInt<2>("h03"), _T_39) @[CircuitMath.scala 32:10]
    node _T_41 = bits(_T_31, 3, 3) @[CircuitMath.scala 32:12]
    node _T_43 = bits(_T_31, 2, 2) @[CircuitMath.scala 32:12]
    node _T_45 = bits(_T_31, 1, 1) @[CircuitMath.scala 30:8]
    node _T_46 = mux(_T_43, UInt<2>("h02"), _T_45) @[CircuitMath.scala 32:10]
    node _T_47 = mux(_T_41, UInt<2>("h03"), _T_46) @[CircuitMath.scala 32:10]
    node _T_48 = mux(_T_33, _T_40, _T_47) @[CircuitMath.scala 38:21]
    node _T_49 = cat(_T_33, _T_48) @[Cat.scala 30:58]
    node _T_50 = bits(_T_27, 7, 4) @[CircuitMath.scala 35:17]
    node _T_51 = bits(_T_27, 3, 0) @[CircuitMath.scala 36:17]
    node _T_53 = neq(_T_50, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_54 = bits(_T_50, 3, 3) @[CircuitMath.scala 32:12]
    node _T_56 = bits(_T_50, 2, 2) @[CircuitMath.scala 32:12]
    node _T_58 = bits(_T_50, 1, 1) @[CircuitMath.scala 30:8]
    node _T_59 = mux(_T_56, UInt<2>("h02"), _T_58) @[CircuitMath.scala 32:10]
    node _T_60 = mux(_T_54, UInt<2>("h03"), _T_59) @[CircuitMath.scala 32:10]
    node _T_61 = bits(_T_51, 3, 3) @[CircuitMath.scala 32:12]
    node _T_63 = bits(_T_51, 2, 2) @[CircuitMath.scala 32:12]
    node _T_65 = bits(_T_51, 1, 1) @[CircuitMath.scala 30:8]
    node _T_66 = mux(_T_63, UInt<2>("h02"), _T_65) @[CircuitMath.scala 32:10]
    node _T_67 = mux(_T_61, UInt<2>("h03"), _T_66) @[CircuitMath.scala 32:10]
    node _T_68 = mux(_T_53, _T_60, _T_67) @[CircuitMath.scala 38:21]
    node _T_69 = cat(_T_53, _T_68) @[Cat.scala 30:58]
    node _T_70 = mux(_T_29, _T_49, _T_69) @[CircuitMath.scala 38:21]
    node _T_71 = cat(_T_29, _T_70) @[Cat.scala 30:58]
    node _T_72 = bits(_T_23, 15, 8) @[CircuitMath.scala 35:17]
    node _T_73 = bits(_T_23, 7, 0) @[CircuitMath.scala 36:17]
    node _T_75 = neq(_T_72, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_76 = bits(_T_72, 7, 4) @[CircuitMath.scala 35:17]
    node _T_77 = bits(_T_72, 3, 0) @[CircuitMath.scala 36:17]
    node _T_79 = neq(_T_76, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_80 = bits(_T_76, 3, 3) @[CircuitMath.scala 32:12]
    node _T_82 = bits(_T_76, 2, 2) @[CircuitMath.scala 32:12]
    node _T_84 = bits(_T_76, 1, 1) @[CircuitMath.scala 30:8]
    node _T_85 = mux(_T_82, UInt<2>("h02"), _T_84) @[CircuitMath.scala 32:10]
    node _T_86 = mux(_T_80, UInt<2>("h03"), _T_85) @[CircuitMath.scala 32:10]
    node _T_87 = bits(_T_77, 3, 3) @[CircuitMath.scala 32:12]
    node _T_89 = bits(_T_77, 2, 2) @[CircuitMath.scala 32:12]
    node _T_91 = bits(_T_77, 1, 1) @[CircuitMath.scala 30:8]
    node _T_92 = mux(_T_89, UInt<2>("h02"), _T_91) @[CircuitMath.scala 32:10]
    node _T_93 = mux(_T_87, UInt<2>("h03"), _T_92) @[CircuitMath.scala 32:10]
    node _T_94 = mux(_T_79, _T_86, _T_93) @[CircuitMath.scala 38:21]
    node _T_95 = cat(_T_79, _T_94) @[Cat.scala 30:58]
    node _T_96 = bits(_T_73, 7, 4) @[CircuitMath.scala 35:17]
    node _T_97 = bits(_T_73, 3, 0) @[CircuitMath.scala 36:17]
    node _T_99 = neq(_T_96, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_100 = bits(_T_96, 3, 3) @[CircuitMath.scala 32:12]
    node _T_102 = bits(_T_96, 2, 2) @[CircuitMath.scala 32:12]
    node _T_104 = bits(_T_96, 1, 1) @[CircuitMath.scala 30:8]
    node _T_105 = mux(_T_102, UInt<2>("h02"), _T_104) @[CircuitMath.scala 32:10]
    node _T_106 = mux(_T_100, UInt<2>("h03"), _T_105) @[CircuitMath.scala 32:10]
    node _T_107 = bits(_T_97, 3, 3) @[CircuitMath.scala 32:12]
    node _T_109 = bits(_T_97, 2, 2) @[CircuitMath.scala 32:12]
    node _T_111 = bits(_T_97, 1, 1) @[CircuitMath.scala 30:8]
    node _T_112 = mux(_T_109, UInt<2>("h02"), _T_111) @[CircuitMath.scala 32:10]
    node _T_113 = mux(_T_107, UInt<2>("h03"), _T_112) @[CircuitMath.scala 32:10]
    node _T_114 = mux(_T_99, _T_106, _T_113) @[CircuitMath.scala 38:21]
    node _T_115 = cat(_T_99, _T_114) @[Cat.scala 30:58]
    node _T_116 = mux(_T_75, _T_95, _T_115) @[CircuitMath.scala 38:21]
    node _T_117 = cat(_T_75, _T_116) @[Cat.scala 30:58]
    node _T_118 = mux(_T_25, _T_71, _T_117) @[CircuitMath.scala 38:21]
    node _T_119 = cat(_T_25, _T_118) @[Cat.scala 30:58]
    node _T_120 = bits(_T_19, 31, 16) @[CircuitMath.scala 35:17]
    node _T_121 = bits(_T_19, 15, 0) @[CircuitMath.scala 36:17]
    node _T_123 = neq(_T_120, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_124 = bits(_T_120, 15, 8) @[CircuitMath.scala 35:17]
    node _T_125 = bits(_T_120, 7, 0) @[CircuitMath.scala 36:17]
    node _T_127 = neq(_T_124, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_128 = bits(_T_124, 7, 4) @[CircuitMath.scala 35:17]
    node _T_129 = bits(_T_124, 3, 0) @[CircuitMath.scala 36:17]
    node _T_131 = neq(_T_128, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_132 = bits(_T_128, 3, 3) @[CircuitMath.scala 32:12]
    node _T_134 = bits(_T_128, 2, 2) @[CircuitMath.scala 32:12]
    node _T_136 = bits(_T_128, 1, 1) @[CircuitMath.scala 30:8]
    node _T_137 = mux(_T_134, UInt<2>("h02"), _T_136) @[CircuitMath.scala 32:10]
    node _T_138 = mux(_T_132, UInt<2>("h03"), _T_137) @[CircuitMath.scala 32:10]
    node _T_139 = bits(_T_129, 3, 3) @[CircuitMath.scala 32:12]
    node _T_141 = bits(_T_129, 2, 2) @[CircuitMath.scala 32:12]
    node _T_143 = bits(_T_129, 1, 1) @[CircuitMath.scala 30:8]
    node _T_144 = mux(_T_141, UInt<2>("h02"), _T_143) @[CircuitMath.scala 32:10]
    node _T_145 = mux(_T_139, UInt<2>("h03"), _T_144) @[CircuitMath.scala 32:10]
    node _T_146 = mux(_T_131, _T_138, _T_145) @[CircuitMath.scala 38:21]
    node _T_147 = cat(_T_131, _T_146) @[Cat.scala 30:58]
    node _T_148 = bits(_T_125, 7, 4) @[CircuitMath.scala 35:17]
    node _T_149 = bits(_T_125, 3, 0) @[CircuitMath.scala 36:17]
    node _T_151 = neq(_T_148, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_152 = bits(_T_148, 3, 3) @[CircuitMath.scala 32:12]
    node _T_154 = bits(_T_148, 2, 2) @[CircuitMath.scala 32:12]
    node _T_156 = bits(_T_148, 1, 1) @[CircuitMath.scala 30:8]
    node _T_157 = mux(_T_154, UInt<2>("h02"), _T_156) @[CircuitMath.scala 32:10]
    node _T_158 = mux(_T_152, UInt<2>("h03"), _T_157) @[CircuitMath.scala 32:10]
    node _T_159 = bits(_T_149, 3, 3) @[CircuitMath.scala 32:12]
    node _T_161 = bits(_T_149, 2, 2) @[CircuitMath.scala 32:12]
    node _T_163 = bits(_T_149, 1, 1) @[CircuitMath.scala 30:8]
    node _T_164 = mux(_T_161, UInt<2>("h02"), _T_163) @[CircuitMath.scala 32:10]
    node _T_165 = mux(_T_159, UInt<2>("h03"), _T_164) @[CircuitMath.scala 32:10]
    node _T_166 = mux(_T_151, _T_158, _T_165) @[CircuitMath.scala 38:21]
    node _T_167 = cat(_T_151, _T_166) @[Cat.scala 30:58]
    node _T_168 = mux(_T_127, _T_147, _T_167) @[CircuitMath.scala 38:21]
    node _T_169 = cat(_T_127, _T_168) @[Cat.scala 30:58]
    node _T_170 = bits(_T_121, 15, 8) @[CircuitMath.scala 35:17]
    node _T_171 = bits(_T_121, 7, 0) @[CircuitMath.scala 36:17]
    node _T_173 = neq(_T_170, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_174 = bits(_T_170, 7, 4) @[CircuitMath.scala 35:17]
    node _T_175 = bits(_T_170, 3, 0) @[CircuitMath.scala 36:17]
    node _T_177 = neq(_T_174, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_178 = bits(_T_174, 3, 3) @[CircuitMath.scala 32:12]
    node _T_180 = bits(_T_174, 2, 2) @[CircuitMath.scala 32:12]
    node _T_182 = bits(_T_174, 1, 1) @[CircuitMath.scala 30:8]
    node _T_183 = mux(_T_180, UInt<2>("h02"), _T_182) @[CircuitMath.scala 32:10]
    node _T_184 = mux(_T_178, UInt<2>("h03"), _T_183) @[CircuitMath.scala 32:10]
    node _T_185 = bits(_T_175, 3, 3) @[CircuitMath.scala 32:12]
    node _T_187 = bits(_T_175, 2, 2) @[CircuitMath.scala 32:12]
    node _T_189 = bits(_T_175, 1, 1) @[CircuitMath.scala 30:8]
    node _T_190 = mux(_T_187, UInt<2>("h02"), _T_189) @[CircuitMath.scala 32:10]
    node _T_191 = mux(_T_185, UInt<2>("h03"), _T_190) @[CircuitMath.scala 32:10]
    node _T_192 = mux(_T_177, _T_184, _T_191) @[CircuitMath.scala 38:21]
    node _T_193 = cat(_T_177, _T_192) @[Cat.scala 30:58]
    node _T_194 = bits(_T_171, 7, 4) @[CircuitMath.scala 35:17]
    node _T_195 = bits(_T_171, 3, 0) @[CircuitMath.scala 36:17]
    node _T_197 = neq(_T_194, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_198 = bits(_T_194, 3, 3) @[CircuitMath.scala 32:12]
    node _T_200 = bits(_T_194, 2, 2) @[CircuitMath.scala 32:12]
    node _T_202 = bits(_T_194, 1, 1) @[CircuitMath.scala 30:8]
    node _T_203 = mux(_T_200, UInt<2>("h02"), _T_202) @[CircuitMath.scala 32:10]
    node _T_204 = mux(_T_198, UInt<2>("h03"), _T_203) @[CircuitMath.scala 32:10]
    node _T_205 = bits(_T_195, 3, 3) @[CircuitMath.scala 32:12]
    node _T_207 = bits(_T_195, 2, 2) @[CircuitMath.scala 32:12]
    node _T_209 = bits(_T_195, 1, 1) @[CircuitMath.scala 30:8]
    node _T_210 = mux(_T_207, UInt<2>("h02"), _T_209) @[CircuitMath.scala 32:10]
    node _T_211 = mux(_T_205, UInt<2>("h03"), _T_210) @[CircuitMath.scala 32:10]
    node _T_212 = mux(_T_197, _T_204, _T_211) @[CircuitMath.scala 38:21]
    node _T_213 = cat(_T_197, _T_212) @[Cat.scala 30:58]
    node _T_214 = mux(_T_173, _T_193, _T_213) @[CircuitMath.scala 38:21]
    node _T_215 = cat(_T_173, _T_214) @[Cat.scala 30:58]
    node _T_216 = mux(_T_123, _T_169, _T_215) @[CircuitMath.scala 38:21]
    node _T_217 = cat(_T_123, _T_216) @[Cat.scala 30:58]
    node _T_218 = mux(_T_21, _T_119, _T_217) @[CircuitMath.scala 38:21]
    node _T_219 = cat(_T_21, _T_218) @[Cat.scala 30:58]
    node normCount = not(_T_219) @[INToRecFN.scala 57:21]
    node _T_220 = dshl(absIn, normCount) @[INToRecFN.scala 58:27]
    node normAbsIn = bits(_T_220, 63, 0) @[INToRecFN.scala 58:39]
    node _T_222 = bits(normAbsIn, 11, 10) @[INToRecFN.scala 63:26]
    node _T_223 = bits(normAbsIn, 9, 0) @[INToRecFN.scala 64:26]
    node _T_225 = neq(_T_223, UInt<1>("h00")) @[INToRecFN.scala 64:55]
    node roundBits = cat(_T_222, _T_225) @[Cat.scala 30:58]
    node _T_226 = bits(roundBits, 1, 0) @[INToRecFN.scala 72:33]
    node roundInexact = neq(_T_226, UInt<1>("h00")) @[INToRecFN.scala 72:40]
    node _T_228 = eq(io.roundingMode, UInt<2>("h00")) @[INToRecFN.scala 74:30]
    node _T_229 = bits(roundBits, 2, 1) @[INToRecFN.scala 75:22]
    node _T_230 = not(_T_229) @[INToRecFN.scala 75:29]
    node _T_232 = eq(_T_230, UInt<1>("h00")) @[INToRecFN.scala 75:29]
    node _T_233 = bits(roundBits, 1, 0) @[INToRecFN.scala 75:46]
    node _T_234 = not(_T_233) @[INToRecFN.scala 75:53]
    node _T_236 = eq(_T_234, UInt<1>("h00")) @[INToRecFN.scala 75:53]
    node _T_237 = or(_T_232, _T_236) @[INToRecFN.scala 75:34]
    node _T_239 = mux(_T_228, _T_237, UInt<1>("h00")) @[INToRecFN.scala 74:12]
    node _T_240 = eq(io.roundingMode, UInt<2>("h02")) @[INToRecFN.scala 78:30]
    node _T_241 = and(sign, roundInexact) @[INToRecFN.scala 79:18]
    node _T_243 = mux(_T_240, _T_241, UInt<1>("h00")) @[INToRecFN.scala 78:12]
    node _T_244 = or(_T_239, _T_243) @[INToRecFN.scala 77:11]
    node _T_245 = eq(io.roundingMode, UInt<2>("h03")) @[INToRecFN.scala 82:30]
    node _T_247 = eq(sign, UInt<1>("h00")) @[INToRecFN.scala 83:13]
    node _T_248 = and(_T_247, roundInexact) @[INToRecFN.scala 83:20]
    node _T_250 = mux(_T_245, _T_248, UInt<1>("h00")) @[INToRecFN.scala 82:12]
    node round = or(_T_244, _T_250) @[INToRecFN.scala 81:11]
    node _T_252 = bits(normAbsIn, 63, 11) @[INToRecFN.scala 89:34]
    node unroundedNorm = cat(UInt<1>("h00"), _T_252) @[Cat.scala 30:58]
    node _T_255 = add(unroundedNorm, UInt<1>("h01")) @[INToRecFN.scala 94:48]
    node _T_256 = tail(_T_255, 1) @[INToRecFN.scala 94:48]
    node roundedNorm = mux(round, _T_256, unroundedNorm) @[INToRecFN.scala 94:26]
    node _T_257 = not(normCount) @[INToRecFN.scala 97:24]
    node unroundedExp = cat(UInt<4>("h00"), _T_257) @[Cat.scala 30:58]
    node _T_260 = cat(UInt<1>("h00"), unroundedExp) @[Cat.scala 30:58]
    node _T_261 = bits(roundedNorm, 53, 53) @[INToRecFN.scala 106:65]
    node _T_262 = add(_T_260, _T_261) @[INToRecFN.scala 106:52]
    node roundedExp = tail(_T_262, 1) @[INToRecFN.scala 106:52]
    node _T_263 = bits(normAbsIn, 63, 63) @[INToRecFN.scala 112:22]
    node _T_265 = bits(roundedExp, 10, 0) @[INToRecFN.scala 115:27]
    node _T_266 = mux(UInt<1>("h00"), UInt<11>("h0400"), _T_265) @[INToRecFN.scala 113:16]
    node expOut = cat(_T_263, _T_266) @[Cat.scala 30:58]
    node overflow = or(UInt<1>("h00"), UInt<1>("h00")) @[INToRecFN.scala 119:39]
    node inexact = or(roundInexact, overflow) @[INToRecFN.scala 120:32]
    node _T_267 = bits(roundedNorm, 51, 0) @[INToRecFN.scala 122:44]
    node _T_268 = cat(sign, expOut) @[Cat.scala 30:58]
    node _T_269 = cat(_T_268, _T_267) @[Cat.scala 30:58]
    io.out <= _T_269 @[INToRecFN.scala 122:12]
    node _T_272 = cat(UInt<1>("h00"), inexact) @[Cat.scala 30:58]
    node _T_273 = cat(UInt<2>("h00"), overflow) @[Cat.scala 30:58]
    node _T_274 = cat(_T_273, _T_272) @[Cat.scala 30:58]
    io.exceptionFlags <= _T_274 @[INToRecFN.scala 123:23]
    
  module RecFNToRecFN : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip in : UInt<65>, flip roundingMode : UInt<2>, out : UInt<33>, exceptionFlags : UInt<5>}
    
    io is invalid
    io is invalid
    node _T_10 = bits(io.in, 63, 52) @[rawFNFromRecFN.scala 50:21]
    node _T_11 = bits(_T_10, 11, 9) @[rawFNFromRecFN.scala 51:29]
    node _T_13 = eq(_T_11, UInt<1>("h00")) @[rawFNFromRecFN.scala 51:54]
    node _T_14 = bits(_T_10, 11, 10) @[rawFNFromRecFN.scala 52:29]
    node _T_16 = eq(_T_14, UInt<2>("h03")) @[rawFNFromRecFN.scala 52:54]
    wire _T_24 : {sign : UInt<1>, isNaN : UInt<1>, isInf : UInt<1>, isZero : UInt<1>, sExp : SInt<13>, sig : UInt<56>} @[rawFNFromRecFN.scala 54:23]
    _T_24 is invalid @[rawFNFromRecFN.scala 54:23]
    node _T_31 = bits(io.in, 64, 64) @[rawFNFromRecFN.scala 55:23]
    _T_24.sign <= _T_31 @[rawFNFromRecFN.scala 55:18]
    node _T_32 = bits(_T_10, 9, 9) @[rawFNFromRecFN.scala 56:40]
    node _T_33 = and(_T_16, _T_32) @[rawFNFromRecFN.scala 56:32]
    _T_24.isNaN <= _T_33 @[rawFNFromRecFN.scala 56:19]
    node _T_34 = bits(_T_10, 9, 9) @[rawFNFromRecFN.scala 57:40]
    node _T_36 = eq(_T_34, UInt<1>("h00")) @[rawFNFromRecFN.scala 57:35]
    node _T_37 = and(_T_16, _T_36) @[rawFNFromRecFN.scala 57:32]
    _T_24.isInf <= _T_37 @[rawFNFromRecFN.scala 57:19]
    _T_24.isZero <= _T_13 @[rawFNFromRecFN.scala 58:20]
    node _T_38 = cvt(_T_10) @[rawFNFromRecFN.scala 59:25]
    _T_24.sExp <= _T_38 @[rawFNFromRecFN.scala 59:18]
    node _T_41 = eq(_T_13, UInt<1>("h00")) @[rawFNFromRecFN.scala 60:36]
    node _T_42 = bits(io.in, 51, 0) @[rawFNFromRecFN.scala 60:48]
    node _T_44 = cat(_T_42, UInt<2>("h00")) @[Cat.scala 30:58]
    node _T_45 = cat(UInt<1>("h00"), _T_41) @[Cat.scala 30:58]
    node _T_46 = cat(_T_45, _T_44) @[Cat.scala 30:58]
    _T_24.sig <= _T_46 @[rawFNFromRecFN.scala 60:17]
    node _T_48 = add(_T_24.sExp, asSInt(UInt<12>("h0900"))) @[resizeRawFN.scala 49:31]
    wire outRawFloat : {sign : UInt<1>, isNaN : UInt<1>, isInf : UInt<1>, isZero : UInt<1>, sExp : SInt<10>, sig : UInt<27>} @[resizeRawFN.scala 51:23]
    outRawFloat is invalid @[resizeRawFN.scala 51:23]
    outRawFloat.sign <= _T_24.sign @[resizeRawFN.scala 52:20]
    outRawFloat.isNaN <= _T_24.isNaN @[resizeRawFN.scala 53:20]
    outRawFloat.isInf <= _T_24.isInf @[resizeRawFN.scala 54:20]
    outRawFloat.isZero <= _T_24.isZero @[resizeRawFN.scala 55:20]
    node _T_63 = lt(_T_48, asSInt(UInt<1>("h00"))) @[resizeRawFN.scala 60:31]
    node _T_64 = bits(_T_48, 12, 9) @[resizeRawFN.scala 61:33]
    node _T_66 = neq(_T_64, UInt<1>("h00")) @[resizeRawFN.scala 61:65]
    node _T_71 = mux(UInt<1>("h01"), UInt<7>("h07f"), UInt<7>("h00")) @[Bitwise.scala 71:12]
    node _T_73 = cat(_T_71, UInt<2>("h00")) @[Cat.scala 30:58]
    node _T_74 = bits(_T_48, 8, 0) @[resizeRawFN.scala 63:33]
    node _T_75 = mux(_T_66, _T_73, _T_74) @[resizeRawFN.scala 61:25]
    node _T_76 = cat(_T_63, _T_75) @[Cat.scala 30:58]
    node _T_77 = asSInt(_T_76) @[resizeRawFN.scala 65:20]
    outRawFloat.sExp <= _T_77 @[resizeRawFN.scala 56:18]
    node _T_78 = bits(_T_24.sig, 55, 30) @[resizeRawFN.scala 71:28]
    node _T_79 = bits(_T_24.sig, 29, 0) @[resizeRawFN.scala 72:28]
    node _T_81 = neq(_T_79, UInt<1>("h00")) @[resizeRawFN.scala 72:56]
    node _T_82 = cat(_T_78, _T_81) @[Cat.scala 30:58]
    outRawFloat.sig <= _T_82 @[resizeRawFN.scala 67:17]
    node _T_83 = bits(outRawFloat.sig, 24, 24) @[RoundRawFNToRecFN.scala 61:57]
    node _T_85 = eq(_T_83, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 61:49]
    node invalidExc = and(outRawFloat.isNaN, _T_85) @[RoundRawFNToRecFN.scala 61:46]
    inst RoundRawFNToRecFN of RoundRawFNToRecFN @[RecFNToRecFN.scala 102:19]
    RoundRawFNToRecFN.io is invalid
    RoundRawFNToRecFN.clock <= clock
    RoundRawFNToRecFN.reset <= reset
    RoundRawFNToRecFN.io.invalidExc <= invalidExc @[RecFNToRecFN.scala 103:41]
    RoundRawFNToRecFN.io.infiniteExc <= UInt<1>("h00") @[RecFNToRecFN.scala 104:42]
    RoundRawFNToRecFN.io.in <- outRawFloat @[RecFNToRecFN.scala 105:33]
    RoundRawFNToRecFN.io.roundingMode <= io.roundingMode @[RecFNToRecFN.scala 106:43]
    io.out <= RoundRawFNToRecFN.io.out @[RecFNToRecFN.scala 107:16]
    io.exceptionFlags <= RoundRawFNToRecFN.io.exceptionFlags @[RecFNToRecFN.scala 108:27]
    
  module RecFNToRecFN_1 : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip in : UInt<33>, flip roundingMode : UInt<2>, out : UInt<65>, exceptionFlags : UInt<5>}
    
    io is invalid
    io is invalid
    node _T_10 = bits(io.in, 31, 23) @[rawFNFromRecFN.scala 50:21]
    node _T_11 = bits(_T_10, 8, 6) @[rawFNFromRecFN.scala 51:29]
    node _T_13 = eq(_T_11, UInt<1>("h00")) @[rawFNFromRecFN.scala 51:54]
    node _T_14 = bits(_T_10, 8, 7) @[rawFNFromRecFN.scala 52:29]
    node _T_16 = eq(_T_14, UInt<2>("h03")) @[rawFNFromRecFN.scala 52:54]
    wire _T_24 : {sign : UInt<1>, isNaN : UInt<1>, isInf : UInt<1>, isZero : UInt<1>, sExp : SInt<10>, sig : UInt<27>} @[rawFNFromRecFN.scala 54:23]
    _T_24 is invalid @[rawFNFromRecFN.scala 54:23]
    node _T_31 = bits(io.in, 32, 32) @[rawFNFromRecFN.scala 55:23]
    _T_24.sign <= _T_31 @[rawFNFromRecFN.scala 55:18]
    node _T_32 = bits(_T_10, 6, 6) @[rawFNFromRecFN.scala 56:40]
    node _T_33 = and(_T_16, _T_32) @[rawFNFromRecFN.scala 56:32]
    _T_24.isNaN <= _T_33 @[rawFNFromRecFN.scala 56:19]
    node _T_34 = bits(_T_10, 6, 6) @[rawFNFromRecFN.scala 57:40]
    node _T_36 = eq(_T_34, UInt<1>("h00")) @[rawFNFromRecFN.scala 57:35]
    node _T_37 = and(_T_16, _T_36) @[rawFNFromRecFN.scala 57:32]
    _T_24.isInf <= _T_37 @[rawFNFromRecFN.scala 57:19]
    _T_24.isZero <= _T_13 @[rawFNFromRecFN.scala 58:20]
    node _T_38 = cvt(_T_10) @[rawFNFromRecFN.scala 59:25]
    _T_24.sExp <= _T_38 @[rawFNFromRecFN.scala 59:18]
    node _T_41 = eq(_T_13, UInt<1>("h00")) @[rawFNFromRecFN.scala 60:36]
    node _T_42 = bits(io.in, 22, 0) @[rawFNFromRecFN.scala 60:48]
    node _T_44 = cat(_T_42, UInt<2>("h00")) @[Cat.scala 30:58]
    node _T_45 = cat(UInt<1>("h00"), _T_41) @[Cat.scala 30:58]
    node _T_46 = cat(_T_45, _T_44) @[Cat.scala 30:58]
    _T_24.sig <= _T_46 @[rawFNFromRecFN.scala 60:17]
    node _T_48 = add(_T_24.sExp, asSInt(UInt<12>("h0700"))) @[resizeRawFN.scala 49:31]
    wire outRawFloat : {sign : UInt<1>, isNaN : UInt<1>, isInf : UInt<1>, isZero : UInt<1>, sExp : SInt<13>, sig : UInt<56>} @[resizeRawFN.scala 51:23]
    outRawFloat is invalid @[resizeRawFN.scala 51:23]
    outRawFloat.sign <= _T_24.sign @[resizeRawFN.scala 52:20]
    outRawFloat.isNaN <= _T_24.isNaN @[resizeRawFN.scala 53:20]
    outRawFloat.isInf <= _T_24.isInf @[resizeRawFN.scala 54:20]
    outRawFloat.isZero <= _T_24.isZero @[resizeRawFN.scala 55:20]
    outRawFloat.sExp <= _T_48 @[resizeRawFN.scala 56:18]
    node _T_62 = shl(_T_24.sig, 29) @[resizeRawFN.scala 69:24]
    outRawFloat.sig <= _T_62 @[resizeRawFN.scala 67:17]
    node _T_63 = bits(outRawFloat.sig, 53, 53) @[RoundRawFNToRecFN.scala 61:57]
    node _T_65 = eq(_T_63, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 61:49]
    node invalidExc = and(outRawFloat.isNaN, _T_65) @[RoundRawFNToRecFN.scala 61:46]
    node _T_67 = eq(outRawFloat.isNaN, UInt<1>("h00")) @[RecFNToRecFN.scala 69:40]
    node _T_68 = and(outRawFloat.sign, _T_67) @[RecFNToRecFN.scala 69:37]
    node _T_69 = bits(outRawFloat.sExp, 11, 0) @[RecFNToRecFN.scala 71:30]
    node _T_72 = mux(outRawFloat.isZero, UInt<12>("h0c00"), UInt<1>("h00")) @[RecFNToRecFN.scala 72:22]
    node _T_73 = not(_T_72) @[RecFNToRecFN.scala 72:18]
    node _T_74 = and(_T_69, _T_73) @[RecFNToRecFN.scala 71:47]
    node _T_75 = or(outRawFloat.isZero, outRawFloat.isInf) @[RecFNToRecFN.scala 76:42]
    node _T_78 = mux(_T_75, UInt<12>("h0200"), UInt<1>("h00")) @[RecFNToRecFN.scala 76:22]
    node _T_79 = not(_T_78) @[RecFNToRecFN.scala 76:18]
    node _T_80 = and(_T_74, _T_79) @[RecFNToRecFN.scala 75:21]
    node _T_83 = mux(outRawFloat.isInf, UInt<12>("h0c00"), UInt<1>("h00")) @[RecFNToRecFN.scala 80:20]
    node _T_84 = or(_T_80, _T_83) @[RecFNToRecFN.scala 79:22]
    node _T_87 = mux(outRawFloat.isNaN, UInt<12>("h0e00"), UInt<1>("h00")) @[RecFNToRecFN.scala 84:20]
    node _T_88 = or(_T_84, _T_87) @[RecFNToRecFN.scala 83:19]
    node _T_90 = shl(UInt<1>("h01"), 51) @[RecFNToRecFN.scala 90:24]
    node _T_91 = bits(outRawFloat.sig, 53, 2) @[RecFNToRecFN.scala 91:32]
    node _T_92 = mux(outRawFloat.isNaN, _T_90, _T_91) @[RecFNToRecFN.scala 89:16]
    node _T_93 = cat(_T_68, _T_88) @[Cat.scala 30:58]
    node _T_94 = cat(_T_93, _T_92) @[Cat.scala 30:58]
    io.out <= _T_94 @[RecFNToRecFN.scala 93:16]
    node _T_96 = cat(invalidExc, UInt<4>("h00")) @[Cat.scala 30:58]
    io.exceptionFlags <= _T_96 @[RecFNToRecFN.scala 94:27]
    
  module MulAddRecFN_1 : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip op : UInt<2>, flip a : UInt<65>, flip b : UInt<65>, flip c : UInt<65>, flip roundingMode : UInt<2>, out : UInt<65>, exceptionFlags : UInt<5>}
    
    io is invalid
    io is invalid
    inst mulAddRecFN_preMul of MulAddRecFN_preMul_1 @[MulAddRecFN.scala 598:15]
    mulAddRecFN_preMul.io is invalid
    mulAddRecFN_preMul.clock <= clock
    mulAddRecFN_preMul.reset <= reset
    inst mulAddRecFN_postMul of MulAddRecFN_postMul_1 @[MulAddRecFN.scala 600:15]
    mulAddRecFN_postMul.io is invalid
    mulAddRecFN_postMul.clock <= clock
    mulAddRecFN_postMul.reset <= reset
    mulAddRecFN_preMul.io.op <= io.op @[MulAddRecFN.scala 602:30]
    mulAddRecFN_preMul.io.a <= io.a @[MulAddRecFN.scala 603:30]
    mulAddRecFN_preMul.io.b <= io.b @[MulAddRecFN.scala 604:30]
    mulAddRecFN_preMul.io.c <= io.c @[MulAddRecFN.scala 605:30]
    mulAddRecFN_preMul.io.roundingMode <= io.roundingMode @[MulAddRecFN.scala 606:40]
    mulAddRecFN_postMul.io.fromPreMul <- mulAddRecFN_preMul.io.toPostMul @[MulAddRecFN.scala 608:39]
    node _T_16 = mul(mulAddRecFN_preMul.io.mulAddA, mulAddRecFN_preMul.io.mulAddB) @[MulAddRecFN.scala 610:39]
    node _T_18 = cat(UInt<1>("h00"), mulAddRecFN_preMul.io.mulAddC) @[Cat.scala 30:58]
    node _T_19 = add(_T_16, _T_18) @[MulAddRecFN.scala 610:71]
    node _T_20 = tail(_T_19, 1) @[MulAddRecFN.scala 610:71]
    mulAddRecFN_postMul.io.mulAddResult <= _T_20 @[MulAddRecFN.scala 609:41]
    io.out <= mulAddRecFN_postMul.io.out @[MulAddRecFN.scala 613:12]
    io.exceptionFlags <= mulAddRecFN_postMul.io.exceptionFlags @[MulAddRecFN.scala 614:23]
    
  module DivSqrtRecF64_mulAddZ31 : 
    input clock : Clock
    input reset : UInt<1>
    output io : {inReady_div : UInt<1>, inReady_sqrt : UInt<1>, flip inValid : UInt<1>, flip sqrtOp : UInt<1>, flip a : UInt<65>, flip b : UInt<65>, flip roundingMode : UInt<2>, outValid_div : UInt<1>, outValid_sqrt : UInt<1>, out : UInt<65>, exceptionFlags : UInt<5>, usingMulAdd : UInt<4>, latchMulAddA_0 : UInt<1>, mulAddA_0 : UInt<54>, latchMulAddB_0 : UInt<1>, mulAddB_0 : UInt<54>, mulAddC_2 : UInt<105>, flip mulAddResult_3 : UInt<105>}
    
    io is invalid
    io is invalid
    reg valid_PA : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[DivSqrtRecF64_mulAddZ31.scala 78:30]
    reg sqrtOp_PA : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 79:30]
    reg sign_PA : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 80:30]
    reg specialCodeB_PA : UInt<3>, clock @[DivSqrtRecF64_mulAddZ31.scala 82:30]
    reg fractB_51_PA : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 83:30]
    reg roundingMode_PA : UInt<2>, clock @[DivSqrtRecF64_mulAddZ31.scala 84:30]
    reg specialCodeA_PA : UInt<3>, clock @[DivSqrtRecF64_mulAddZ31.scala 85:30]
    reg fractA_51_PA : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 86:30]
    reg exp_PA : UInt<14>, clock @[DivSqrtRecF64_mulAddZ31.scala 87:30]
    reg fractB_other_PA : UInt<51>, clock @[DivSqrtRecF64_mulAddZ31.scala 88:30]
    reg fractA_other_PA : UInt<51>, clock @[DivSqrtRecF64_mulAddZ31.scala 89:30]
    reg valid_PB : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[DivSqrtRecF64_mulAddZ31.scala 91:30]
    reg sqrtOp_PB : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 92:30]
    reg sign_PB : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 93:30]
    reg specialCodeA_PB : UInt<3>, clock @[DivSqrtRecF64_mulAddZ31.scala 95:30]
    reg fractA_51_PB : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 96:30]
    reg specialCodeB_PB : UInt<3>, clock @[DivSqrtRecF64_mulAddZ31.scala 97:30]
    reg fractB_51_PB : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 98:30]
    reg roundingMode_PB : UInt<2>, clock @[DivSqrtRecF64_mulAddZ31.scala 99:30]
    reg exp_PB : UInt<14>, clock @[DivSqrtRecF64_mulAddZ31.scala 100:30]
    reg fractA_0_PB : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 101:30]
    reg fractB_other_PB : UInt<51>, clock @[DivSqrtRecF64_mulAddZ31.scala 102:30]
    reg valid_PC : UInt<1>, clock with : (reset => (reset, UInt<1>("h00"))) @[DivSqrtRecF64_mulAddZ31.scala 104:30]
    reg sqrtOp_PC : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 105:30]
    reg sign_PC : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 106:30]
    reg specialCodeA_PC : UInt<3>, clock @[DivSqrtRecF64_mulAddZ31.scala 108:30]
    reg fractA_51_PC : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 109:30]
    reg specialCodeB_PC : UInt<3>, clock @[DivSqrtRecF64_mulAddZ31.scala 110:30]
    reg fractB_51_PC : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 111:30]
    reg roundingMode_PC : UInt<2>, clock @[DivSqrtRecF64_mulAddZ31.scala 112:30]
    reg exp_PC : UInt<14>, clock @[DivSqrtRecF64_mulAddZ31.scala 113:30]
    reg fractA_0_PC : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 114:30]
    reg fractB_other_PC : UInt<51>, clock @[DivSqrtRecF64_mulAddZ31.scala 115:30]
    reg cycleNum_A : UInt<3>, clock with : (reset => (reset, UInt<3>("h00"))) @[DivSqrtRecF64_mulAddZ31.scala 117:30]
    reg cycleNum_B : UInt<4>, clock with : (reset => (reset, UInt<4>("h00"))) @[DivSqrtRecF64_mulAddZ31.scala 118:30]
    reg cycleNum_C : UInt<3>, clock with : (reset => (reset, UInt<3>("h00"))) @[DivSqrtRecF64_mulAddZ31.scala 119:30]
    reg cycleNum_E : UInt<3>, clock with : (reset => (reset, UInt<3>("h00"))) @[DivSqrtRecF64_mulAddZ31.scala 120:30]
    reg fractR0_A : UInt<9>, clock @[DivSqrtRecF64_mulAddZ31.scala 122:30]
    reg hiSqrR0_A_sqrt : UInt<10>, clock @[DivSqrtRecF64_mulAddZ31.scala 124:30]
    reg partNegSigma0_A : UInt<21>, clock @[DivSqrtRecF64_mulAddZ31.scala 125:30]
    reg nextMulAdd9A_A : UInt<9>, clock @[DivSqrtRecF64_mulAddZ31.scala 126:30]
    reg nextMulAdd9B_A : UInt<9>, clock @[DivSqrtRecF64_mulAddZ31.scala 127:30]
    reg ER1_B_sqrt : UInt<17>, clock @[DivSqrtRecF64_mulAddZ31.scala 128:30]
    reg ESqrR1_B_sqrt : UInt<32>, clock @[DivSqrtRecF64_mulAddZ31.scala 130:30]
    reg sigX1_B : UInt<58>, clock @[DivSqrtRecF64_mulAddZ31.scala 131:30]
    reg sqrSigma1_C : UInt<33>, clock @[DivSqrtRecF64_mulAddZ31.scala 132:30]
    reg sigXN_C : UInt<58>, clock @[DivSqrtRecF64_mulAddZ31.scala 133:30]
    reg u_C_sqrt : UInt<31>, clock @[DivSqrtRecF64_mulAddZ31.scala 134:30]
    reg E_E_div : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 135:30]
    reg sigT_E : UInt<53>, clock @[DivSqrtRecF64_mulAddZ31.scala 136:30]
    reg extraT_E : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 137:30]
    reg isNegRemT_E : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 138:30]
    reg isZeroRemT_E : UInt<1>, clock @[DivSqrtRecF64_mulAddZ31.scala 139:30]
    wire ready_PA : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 143:24]
    ready_PA is invalid @[DivSqrtRecF64_mulAddZ31.scala 143:24]
    wire ready_PB : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 144:24]
    ready_PB is invalid @[DivSqrtRecF64_mulAddZ31.scala 144:24]
    wire ready_PC : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 145:24]
    ready_PC is invalid @[DivSqrtRecF64_mulAddZ31.scala 145:24]
    wire leaving_PA : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 146:26]
    leaving_PA is invalid @[DivSqrtRecF64_mulAddZ31.scala 146:26]
    wire leaving_PB : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 147:26]
    leaving_PB is invalid @[DivSqrtRecF64_mulAddZ31.scala 147:26]
    wire leaving_PC : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 148:26]
    leaving_PC is invalid @[DivSqrtRecF64_mulAddZ31.scala 148:26]
    wire cyc_B10_sqrt : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 150:28]
    cyc_B10_sqrt is invalid @[DivSqrtRecF64_mulAddZ31.scala 150:28]
    wire cyc_B9_sqrt : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 151:28]
    cyc_B9_sqrt is invalid @[DivSqrtRecF64_mulAddZ31.scala 151:28]
    wire cyc_B8_sqrt : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 152:28]
    cyc_B8_sqrt is invalid @[DivSqrtRecF64_mulAddZ31.scala 152:28]
    wire cyc_B7_sqrt : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 153:28]
    cyc_B7_sqrt is invalid @[DivSqrtRecF64_mulAddZ31.scala 153:28]
    wire cyc_B6 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 155:22]
    cyc_B6 is invalid @[DivSqrtRecF64_mulAddZ31.scala 155:22]
    wire cyc_B5 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 156:22]
    cyc_B5 is invalid @[DivSqrtRecF64_mulAddZ31.scala 156:22]
    wire cyc_B4 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 157:22]
    cyc_B4 is invalid @[DivSqrtRecF64_mulAddZ31.scala 157:22]
    wire cyc_B3 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 158:22]
    cyc_B3 is invalid @[DivSqrtRecF64_mulAddZ31.scala 158:22]
    wire cyc_B2 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 159:22]
    cyc_B2 is invalid @[DivSqrtRecF64_mulAddZ31.scala 159:22]
    wire cyc_B1 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 160:22]
    cyc_B1 is invalid @[DivSqrtRecF64_mulAddZ31.scala 160:22]
    wire cyc_B6_div : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 162:26]
    cyc_B6_div is invalid @[DivSqrtRecF64_mulAddZ31.scala 162:26]
    wire cyc_B5_div : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 163:26]
    cyc_B5_div is invalid @[DivSqrtRecF64_mulAddZ31.scala 163:26]
    wire cyc_B4_div : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 164:26]
    cyc_B4_div is invalid @[DivSqrtRecF64_mulAddZ31.scala 164:26]
    wire cyc_B3_div : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 165:26]
    cyc_B3_div is invalid @[DivSqrtRecF64_mulAddZ31.scala 165:26]
    wire cyc_B2_div : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 166:26]
    cyc_B2_div is invalid @[DivSqrtRecF64_mulAddZ31.scala 166:26]
    wire cyc_B1_div : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 167:26]
    cyc_B1_div is invalid @[DivSqrtRecF64_mulAddZ31.scala 167:26]
    wire cyc_B6_sqrt : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 169:27]
    cyc_B6_sqrt is invalid @[DivSqrtRecF64_mulAddZ31.scala 169:27]
    wire cyc_B5_sqrt : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 170:27]
    cyc_B5_sqrt is invalid @[DivSqrtRecF64_mulAddZ31.scala 170:27]
    wire cyc_B4_sqrt : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 171:27]
    cyc_B4_sqrt is invalid @[DivSqrtRecF64_mulAddZ31.scala 171:27]
    wire cyc_B3_sqrt : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 172:27]
    cyc_B3_sqrt is invalid @[DivSqrtRecF64_mulAddZ31.scala 172:27]
    wire cyc_B2_sqrt : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 173:27]
    cyc_B2_sqrt is invalid @[DivSqrtRecF64_mulAddZ31.scala 173:27]
    wire cyc_B1_sqrt : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 174:27]
    cyc_B1_sqrt is invalid @[DivSqrtRecF64_mulAddZ31.scala 174:27]
    wire cyc_C5 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 176:22]
    cyc_C5 is invalid @[DivSqrtRecF64_mulAddZ31.scala 176:22]
    wire cyc_C4 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 177:22]
    cyc_C4 is invalid @[DivSqrtRecF64_mulAddZ31.scala 177:22]
    wire cyc_C3 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 178:22]
    cyc_C3 is invalid @[DivSqrtRecF64_mulAddZ31.scala 178:22]
    wire cyc_C2 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 179:22]
    cyc_C2 is invalid @[DivSqrtRecF64_mulAddZ31.scala 179:22]
    wire cyc_C1 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 180:22]
    cyc_C1 is invalid @[DivSqrtRecF64_mulAddZ31.scala 180:22]
    wire cyc_E4 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 182:22]
    cyc_E4 is invalid @[DivSqrtRecF64_mulAddZ31.scala 182:22]
    wire cyc_E3 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 183:22]
    cyc_E3 is invalid @[DivSqrtRecF64_mulAddZ31.scala 183:22]
    wire cyc_E2 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 184:22]
    cyc_E2 is invalid @[DivSqrtRecF64_mulAddZ31.scala 184:22]
    wire cyc_E1 : UInt<1> @[DivSqrtRecF64_mulAddZ31.scala 185:22]
    cyc_E1 is invalid @[DivSqrtRecF64_mulAddZ31.scala 185:22]
    wire zSigma1_B4 : UInt @[DivSqrtRecF64_mulAddZ31.scala 187:34]
    zSigma1_B4 is invalid @[DivSqrtRecF64_mulAddZ31.scala 187:34]
    wire sigXNU_B3_CX : UInt @[DivSqrtRecF64_mulAddZ31.scala 188:34]
    sigXNU_B3_CX is invalid @[DivSqrtRecF64_mulAddZ31.scala 188:34]
    wire zComplSigT_C1_sqrt : UInt @[DivSqrtRecF64_mulAddZ31.scala 189:34]
    zComplSigT_C1_sqrt is invalid @[DivSqrtRecF64_mulAddZ31.scala 189:34]
    wire zComplSigT_C1 : UInt @[DivSqrtRecF64_mulAddZ31.scala 190:34]
    zComplSigT_C1 is invalid @[DivSqrtRecF64_mulAddZ31.scala 190:34]
    node _T_133 = eq(cyc_B7_sqrt, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 197:21]
    node _T_134 = and(ready_PA, _T_133) @[DivSqrtRecF64_mulAddZ31.scala 197:18]
    node _T_136 = eq(cyc_B6_sqrt, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 197:38]
    node _T_137 = and(_T_134, _T_136) @[DivSqrtRecF64_mulAddZ31.scala 197:35]
    node _T_139 = eq(cyc_B5_sqrt, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 197:55]
    node _T_140 = and(_T_137, _T_139) @[DivSqrtRecF64_mulAddZ31.scala 197:52]
    node _T_142 = eq(cyc_B4_sqrt, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 198:13]
    node _T_143 = and(_T_140, _T_142) @[DivSqrtRecF64_mulAddZ31.scala 197:69]
    node _T_145 = eq(cyc_B3, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 198:30]
    node _T_146 = and(_T_143, _T_145) @[DivSqrtRecF64_mulAddZ31.scala 198:27]
    node _T_148 = eq(cyc_B2, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 198:42]
    node _T_149 = and(_T_146, _T_148) @[DivSqrtRecF64_mulAddZ31.scala 198:39]
    node _T_151 = eq(cyc_B1_sqrt, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 198:54]
    node _T_152 = and(_T_149, _T_151) @[DivSqrtRecF64_mulAddZ31.scala 198:51]
    node _T_154 = eq(cyc_C5, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 199:13]
    node _T_155 = and(_T_152, _T_154) @[DivSqrtRecF64_mulAddZ31.scala 198:68]
    node _T_157 = eq(cyc_C4, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 199:25]
    node _T_158 = and(_T_155, _T_157) @[DivSqrtRecF64_mulAddZ31.scala 199:22]
    io.inReady_div <= _T_158 @[DivSqrtRecF64_mulAddZ31.scala 195:20]
    node _T_160 = eq(cyc_B6_sqrt, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 201:21]
    node _T_161 = and(ready_PA, _T_160) @[DivSqrtRecF64_mulAddZ31.scala 201:18]
    node _T_163 = eq(cyc_B5_sqrt, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 201:38]
    node _T_164 = and(_T_161, _T_163) @[DivSqrtRecF64_mulAddZ31.scala 201:35]
    node _T_166 = eq(cyc_B4_sqrt, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 201:55]
    node _T_167 = and(_T_164, _T_166) @[DivSqrtRecF64_mulAddZ31.scala 201:52]
    node _T_169 = eq(cyc_B2_div, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 202:13]
    node _T_170 = and(_T_167, _T_169) @[DivSqrtRecF64_mulAddZ31.scala 201:69]
    node _T_172 = eq(cyc_B1_sqrt, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 202:29]
    node _T_173 = and(_T_170, _T_172) @[DivSqrtRecF64_mulAddZ31.scala 202:26]
    io.inReady_sqrt <= _T_173 @[DivSqrtRecF64_mulAddZ31.scala 200:21]
    node _T_174 = and(io.inReady_div, io.inValid) @[DivSqrtRecF64_mulAddZ31.scala 203:38]
    node _T_176 = eq(io.sqrtOp, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 203:55]
    node cyc_S_div = and(_T_174, _T_176) @[DivSqrtRecF64_mulAddZ31.scala 203:52]
    node _T_177 = and(io.inReady_sqrt, io.inValid) @[DivSqrtRecF64_mulAddZ31.scala 204:38]
    node cyc_S_sqrt = and(_T_177, io.sqrtOp) @[DivSqrtRecF64_mulAddZ31.scala 204:52]
    node cyc_S = or(cyc_S_div, cyc_S_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 205:27]
    node signA_S = bits(io.a, 64, 64) @[DivSqrtRecF64_mulAddZ31.scala 207:24]
    node expA_S = bits(io.a, 63, 52) @[DivSqrtRecF64_mulAddZ31.scala 208:24]
    node fractA_S = bits(io.a, 51, 0) @[DivSqrtRecF64_mulAddZ31.scala 209:24]
    node specialCodeA_S = bits(expA_S, 11, 9) @[DivSqrtRecF64_mulAddZ31.scala 210:32]
    node isZeroA_S = eq(specialCodeA_S, UInt<3>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 211:40]
    node _T_179 = bits(specialCodeA_S, 2, 1) @[DivSqrtRecF64_mulAddZ31.scala 212:39]
    node isSpecialA_S = eq(_T_179, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 212:46]
    node signB_S = bits(io.b, 64, 64) @[DivSqrtRecF64_mulAddZ31.scala 214:24]
    node expB_S = bits(io.b, 63, 52) @[DivSqrtRecF64_mulAddZ31.scala 215:24]
    node fractB_S = bits(io.b, 51, 0) @[DivSqrtRecF64_mulAddZ31.scala 216:24]
    node specialCodeB_S = bits(expB_S, 11, 9) @[DivSqrtRecF64_mulAddZ31.scala 217:32]
    node isZeroB_S = eq(specialCodeB_S, UInt<3>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 218:40]
    node _T_182 = bits(specialCodeB_S, 2, 1) @[DivSqrtRecF64_mulAddZ31.scala 219:39]
    node isSpecialB_S = eq(_T_182, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 219:46]
    node _T_184 = xor(signA_S, signB_S) @[DivSqrtRecF64_mulAddZ31.scala 221:50]
    node sign_S = mux(io.sqrtOp, signB_S, _T_184) @[DivSqrtRecF64_mulAddZ31.scala 221:21]
    node _T_186 = eq(isSpecialA_S, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 224:9]
    node _T_188 = eq(isSpecialB_S, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 224:27]
    node _T_189 = and(_T_186, _T_188) @[DivSqrtRecF64_mulAddZ31.scala 224:24]
    node _T_191 = eq(isZeroA_S, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 224:45]
    node _T_192 = and(_T_189, _T_191) @[DivSqrtRecF64_mulAddZ31.scala 224:42]
    node _T_194 = eq(isZeroB_S, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 224:60]
    node normalCase_S_div = and(_T_192, _T_194) @[DivSqrtRecF64_mulAddZ31.scala 224:57]
    node _T_196 = eq(isSpecialB_S, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 225:29]
    node _T_198 = eq(isZeroB_S, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 225:47]
    node _T_199 = and(_T_196, _T_198) @[DivSqrtRecF64_mulAddZ31.scala 225:44]
    node _T_201 = eq(signB_S, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 225:62]
    node normalCase_S_sqrt = and(_T_199, _T_201) @[DivSqrtRecF64_mulAddZ31.scala 225:59]
    node normalCase_S = mux(io.sqrtOp, normalCase_S_sqrt, normalCase_S_div) @[DivSqrtRecF64_mulAddZ31.scala 226:27]
    node cyc_A4_div = and(cyc_S_div, normalCase_S_div) @[DivSqrtRecF64_mulAddZ31.scala 228:50]
    node cyc_A7_sqrt = and(cyc_S_sqrt, normalCase_S_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 229:50]
    node entering_PA_normalCase = or(cyc_A4_div, cyc_A7_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 231:36]
    node _T_203 = eq(ready_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 233:58]
    node _T_204 = or(valid_PA, _T_203) @[DivSqrtRecF64_mulAddZ31.scala 233:55]
    node _T_205 = and(cyc_S, _T_204) @[DivSqrtRecF64_mulAddZ31.scala 233:42]
    node entering_PA = or(entering_PA_normalCase, _T_205) @[DivSqrtRecF64_mulAddZ31.scala 233:32]
    node _T_207 = eq(normalCase_S, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 235:18]
    node _T_208 = and(cyc_S, _T_207) @[DivSqrtRecF64_mulAddZ31.scala 235:15]
    node _T_210 = eq(valid_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 235:36]
    node _T_211 = and(_T_208, _T_210) @[DivSqrtRecF64_mulAddZ31.scala 235:33]
    node _T_213 = eq(valid_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 236:29]
    node _T_215 = eq(ready_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 236:43]
    node _T_216 = and(_T_213, _T_215) @[DivSqrtRecF64_mulAddZ31.scala 236:40]
    node _T_217 = or(leaving_PB, _T_216) @[DivSqrtRecF64_mulAddZ31.scala 236:25]
    node entering_PB_S = and(_T_211, _T_217) @[DivSqrtRecF64_mulAddZ31.scala 235:47]
    node _T_219 = eq(normalCase_S, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 238:18]
    node _T_220 = and(cyc_S, _T_219) @[DivSqrtRecF64_mulAddZ31.scala 238:15]
    node _T_222 = eq(valid_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 238:36]
    node _T_223 = and(_T_220, _T_222) @[DivSqrtRecF64_mulAddZ31.scala 238:33]
    node _T_225 = eq(valid_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 238:50]
    node _T_226 = and(_T_223, _T_225) @[DivSqrtRecF64_mulAddZ31.scala 238:47]
    node entering_PC_S = and(_T_226, ready_PC) @[DivSqrtRecF64_mulAddZ31.scala 238:61]
    node _T_227 = or(entering_PA, leaving_PA) @[DivSqrtRecF64_mulAddZ31.scala 240:23]
    when _T_227 : @[DivSqrtRecF64_mulAddZ31.scala 240:38]
      valid_PA <= entering_PA @[DivSqrtRecF64_mulAddZ31.scala 241:18]
      skip @[DivSqrtRecF64_mulAddZ31.scala 240:38]
    when entering_PA : @[DivSqrtRecF64_mulAddZ31.scala 243:24]
      sqrtOp_PA <= io.sqrtOp @[DivSqrtRecF64_mulAddZ31.scala 244:25]
      sign_PA <= sign_S @[DivSqrtRecF64_mulAddZ31.scala 245:25]
      specialCodeB_PA <= specialCodeB_S @[DivSqrtRecF64_mulAddZ31.scala 246:25]
      node _T_228 = bits(fractB_S, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 247:36]
      fractB_51_PA <= _T_228 @[DivSqrtRecF64_mulAddZ31.scala 247:25]
      roundingMode_PA <= io.roundingMode @[DivSqrtRecF64_mulAddZ31.scala 248:25]
      skip @[DivSqrtRecF64_mulAddZ31.scala 243:24]
    node _T_230 = eq(io.sqrtOp, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 250:26]
    node _T_231 = and(entering_PA, _T_230) @[DivSqrtRecF64_mulAddZ31.scala 250:23]
    when _T_231 : @[DivSqrtRecF64_mulAddZ31.scala 250:39]
      specialCodeA_PA <= specialCodeA_S @[DivSqrtRecF64_mulAddZ31.scala 251:25]
      node _T_232 = bits(fractA_S, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 252:36]
      fractA_51_PA <= _T_232 @[DivSqrtRecF64_mulAddZ31.scala 252:25]
      skip @[DivSqrtRecF64_mulAddZ31.scala 250:39]
    when entering_PA_normalCase : @[DivSqrtRecF64_mulAddZ31.scala 254:35]
      node _T_233 = bits(expB_S, 11, 11) @[DivSqrtRecF64_mulAddZ31.scala 258:44]
      node _T_234 = bits(_T_233, 0, 0) @[Bitwise.scala 71:15]
      node _T_237 = mux(_T_234, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 71:12]
      node _T_238 = bits(expB_S, 10, 0) @[DivSqrtRecF64_mulAddZ31.scala 258:58]
      node _T_239 = not(_T_238) @[DivSqrtRecF64_mulAddZ31.scala 258:51]
      node _T_240 = cat(_T_237, _T_239) @[Cat.scala 30:58]
      node _T_241 = add(expA_S, _T_240) @[DivSqrtRecF64_mulAddZ31.scala 258:24]
      node _T_242 = tail(_T_241, 1) @[DivSqrtRecF64_mulAddZ31.scala 258:24]
      node _T_243 = mux(io.sqrtOp, expB_S, _T_242) @[DivSqrtRecF64_mulAddZ31.scala 256:16]
      exp_PA <= _T_243 @[DivSqrtRecF64_mulAddZ31.scala 255:16]
      node _T_244 = bits(fractB_S, 50, 0) @[DivSqrtRecF64_mulAddZ31.scala 260:36]
      fractB_other_PA <= _T_244 @[DivSqrtRecF64_mulAddZ31.scala 260:25]
      skip @[DivSqrtRecF64_mulAddZ31.scala 254:35]
    when cyc_A4_div : @[DivSqrtRecF64_mulAddZ31.scala 262:39]
      node _T_245 = bits(fractA_S, 50, 0) @[DivSqrtRecF64_mulAddZ31.scala 263:36]
      fractA_other_PA <= _T_245 @[DivSqrtRecF64_mulAddZ31.scala 263:25]
      skip @[DivSqrtRecF64_mulAddZ31.scala 262:39]
    node isZeroA_PA = eq(specialCodeA_PA, UInt<3>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 266:42]
    node _T_247 = bits(specialCodeA_PA, 2, 1) @[DivSqrtRecF64_mulAddZ31.scala 267:41]
    node isSpecialA_PA = eq(_T_247, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 267:48]
    node _T_250 = cat(UInt<1>("h01"), fractA_51_PA) @[Cat.scala 30:58]
    node sigA_PA = cat(_T_250, fractA_other_PA) @[Cat.scala 30:58]
    node isZeroB_PA = eq(specialCodeB_PA, UInt<3>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 270:42]
    node _T_252 = bits(specialCodeB_PA, 2, 1) @[DivSqrtRecF64_mulAddZ31.scala 271:41]
    node isSpecialB_PA = eq(_T_252, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 271:48]
    node _T_255 = cat(UInt<1>("h01"), fractB_51_PA) @[Cat.scala 30:58]
    node sigB_PA = cat(_T_255, fractB_other_PA) @[Cat.scala 30:58]
    node _T_257 = eq(isSpecialB_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 276:13]
    node _T_259 = eq(isZeroB_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 276:32]
    node _T_260 = and(_T_257, _T_259) @[DivSqrtRecF64_mulAddZ31.scala 276:29]
    node _T_262 = eq(sign_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 276:48]
    node _T_263 = and(_T_260, _T_262) @[DivSqrtRecF64_mulAddZ31.scala 276:45]
    node _T_265 = eq(isSpecialA_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 277:13]
    node _T_267 = eq(isSpecialB_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 277:32]
    node _T_268 = and(_T_265, _T_267) @[DivSqrtRecF64_mulAddZ31.scala 277:29]
    node _T_270 = eq(isZeroA_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 277:51]
    node _T_271 = and(_T_268, _T_270) @[DivSqrtRecF64_mulAddZ31.scala 277:48]
    node _T_273 = eq(isZeroB_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 277:67]
    node _T_274 = and(_T_271, _T_273) @[DivSqrtRecF64_mulAddZ31.scala 277:64]
    node normalCase_PA = mux(sqrtOp_PA, _T_263, _T_274) @[DivSqrtRecF64_mulAddZ31.scala 275:12]
    node valid_normalCase_leaving_PA = or(cyc_B4_div, cyc_B7_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 280:50]
    node valid_leaving_PA = mux(normalCase_PA, valid_normalCase_leaving_PA, ready_PB) @[DivSqrtRecF64_mulAddZ31.scala 282:12]
    node _T_275 = and(valid_PA, valid_leaving_PA) @[DivSqrtRecF64_mulAddZ31.scala 283:28]
    leaving_PA <= _T_275 @[DivSqrtRecF64_mulAddZ31.scala 283:16]
    node _T_277 = eq(valid_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 284:17]
    node _T_278 = or(_T_277, valid_leaving_PA) @[DivSqrtRecF64_mulAddZ31.scala 284:28]
    ready_PA <= _T_278 @[DivSqrtRecF64_mulAddZ31.scala 284:14]
    node _T_279 = and(valid_PA, normalCase_PA) @[DivSqrtRecF64_mulAddZ31.scala 287:18]
    node entering_PB_normalCase = and(_T_279, valid_normalCase_leaving_PA) @[DivSqrtRecF64_mulAddZ31.scala 287:35]
    node entering_PB = or(entering_PB_S, leaving_PA) @[DivSqrtRecF64_mulAddZ31.scala 288:37]
    node _T_280 = or(entering_PB, leaving_PB) @[DivSqrtRecF64_mulAddZ31.scala 290:23]
    when _T_280 : @[DivSqrtRecF64_mulAddZ31.scala 290:38]
      valid_PB <= entering_PB @[DivSqrtRecF64_mulAddZ31.scala 291:18]
      skip @[DivSqrtRecF64_mulAddZ31.scala 290:38]
    when entering_PB : @[DivSqrtRecF64_mulAddZ31.scala 293:24]
      node _T_281 = mux(valid_PA, sqrtOp_PA, io.sqrtOp) @[DivSqrtRecF64_mulAddZ31.scala 294:31]
      sqrtOp_PB <= _T_281 @[DivSqrtRecF64_mulAddZ31.scala 294:25]
      node _T_282 = mux(valid_PA, sign_PA, sign_S) @[DivSqrtRecF64_mulAddZ31.scala 295:31]
      sign_PB <= _T_282 @[DivSqrtRecF64_mulAddZ31.scala 295:25]
      node _T_283 = mux(valid_PA, specialCodeA_PA, specialCodeA_S) @[DivSqrtRecF64_mulAddZ31.scala 296:31]
      specialCodeA_PB <= _T_283 @[DivSqrtRecF64_mulAddZ31.scala 296:25]
      node _T_284 = bits(fractA_S, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 297:67]
      node _T_285 = mux(valid_PA, fractA_51_PA, _T_284) @[DivSqrtRecF64_mulAddZ31.scala 297:31]
      fractA_51_PB <= _T_285 @[DivSqrtRecF64_mulAddZ31.scala 297:25]
      node _T_286 = mux(valid_PA, specialCodeB_PA, specialCodeB_S) @[DivSqrtRecF64_mulAddZ31.scala 298:31]
      specialCodeB_PB <= _T_286 @[DivSqrtRecF64_mulAddZ31.scala 298:25]
      node _T_287 = bits(fractB_S, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 299:67]
      node _T_288 = mux(valid_PA, fractB_51_PA, _T_287) @[DivSqrtRecF64_mulAddZ31.scala 299:31]
      fractB_51_PB <= _T_288 @[DivSqrtRecF64_mulAddZ31.scala 299:25]
      node _T_289 = mux(valid_PA, roundingMode_PA, io.roundingMode) @[DivSqrtRecF64_mulAddZ31.scala 300:31]
      roundingMode_PB <= _T_289 @[DivSqrtRecF64_mulAddZ31.scala 300:25]
      skip @[DivSqrtRecF64_mulAddZ31.scala 293:24]
    when entering_PB_normalCase : @[DivSqrtRecF64_mulAddZ31.scala 302:35]
      exp_PB <= exp_PA @[DivSqrtRecF64_mulAddZ31.scala 303:25]
      node _T_290 = bits(fractA_other_PA, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 304:43]
      fractA_0_PB <= _T_290 @[DivSqrtRecF64_mulAddZ31.scala 304:25]
      fractB_other_PB <= fractB_other_PA @[DivSqrtRecF64_mulAddZ31.scala 305:25]
      skip @[DivSqrtRecF64_mulAddZ31.scala 302:35]
    node isZeroA_PB = eq(specialCodeA_PB, UInt<3>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 308:42]
    node _T_292 = bits(specialCodeA_PB, 2, 1) @[DivSqrtRecF64_mulAddZ31.scala 309:41]
    node isSpecialA_PB = eq(_T_292, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 309:48]
    node isZeroB_PB = eq(specialCodeB_PB, UInt<3>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 310:42]
    node _T_295 = bits(specialCodeB_PB, 2, 1) @[DivSqrtRecF64_mulAddZ31.scala 311:41]
    node isSpecialB_PB = eq(_T_295, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 311:48]
    node _T_298 = eq(isSpecialB_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 314:13]
    node _T_300 = eq(isZeroB_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 314:32]
    node _T_301 = and(_T_298, _T_300) @[DivSqrtRecF64_mulAddZ31.scala 314:29]
    node _T_303 = eq(sign_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 314:48]
    node _T_304 = and(_T_301, _T_303) @[DivSqrtRecF64_mulAddZ31.scala 314:45]
    node _T_306 = eq(isSpecialA_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 315:13]
    node _T_308 = eq(isSpecialB_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 315:32]
    node _T_309 = and(_T_306, _T_308) @[DivSqrtRecF64_mulAddZ31.scala 315:29]
    node _T_311 = eq(isZeroA_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 315:51]
    node _T_312 = and(_T_309, _T_311) @[DivSqrtRecF64_mulAddZ31.scala 315:48]
    node _T_314 = eq(isZeroB_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 315:67]
    node _T_315 = and(_T_312, _T_314) @[DivSqrtRecF64_mulAddZ31.scala 315:64]
    node normalCase_PB = mux(sqrtOp_PB, _T_304, _T_315) @[DivSqrtRecF64_mulAddZ31.scala 313:12]
    node valid_leaving_PB = mux(normalCase_PB, cyc_C3, ready_PC) @[DivSqrtRecF64_mulAddZ31.scala 320:12]
    node _T_316 = and(valid_PB, valid_leaving_PB) @[DivSqrtRecF64_mulAddZ31.scala 321:28]
    leaving_PB <= _T_316 @[DivSqrtRecF64_mulAddZ31.scala 321:16]
    node _T_318 = eq(valid_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 322:17]
    node _T_319 = or(_T_318, valid_leaving_PB) @[DivSqrtRecF64_mulAddZ31.scala 322:28]
    ready_PB <= _T_319 @[DivSqrtRecF64_mulAddZ31.scala 322:14]
    node _T_320 = and(valid_PB, normalCase_PB) @[DivSqrtRecF64_mulAddZ31.scala 325:18]
    node entering_PC_normalCase = and(_T_320, cyc_C3) @[DivSqrtRecF64_mulAddZ31.scala 325:35]
    node entering_PC = or(entering_PC_S, leaving_PB) @[DivSqrtRecF64_mulAddZ31.scala 326:37]
    node _T_321 = or(entering_PC, leaving_PC) @[DivSqrtRecF64_mulAddZ31.scala 328:23]
    when _T_321 : @[DivSqrtRecF64_mulAddZ31.scala 328:38]
      valid_PC <= entering_PC @[DivSqrtRecF64_mulAddZ31.scala 329:18]
      skip @[DivSqrtRecF64_mulAddZ31.scala 328:38]
    when entering_PC : @[DivSqrtRecF64_mulAddZ31.scala 331:24]
      node _T_322 = mux(valid_PB, sqrtOp_PB, io.sqrtOp) @[DivSqrtRecF64_mulAddZ31.scala 332:31]
      sqrtOp_PC <= _T_322 @[DivSqrtRecF64_mulAddZ31.scala 332:25]
      node _T_323 = mux(valid_PB, sign_PB, sign_S) @[DivSqrtRecF64_mulAddZ31.scala 333:31]
      sign_PC <= _T_323 @[DivSqrtRecF64_mulAddZ31.scala 333:25]
      node _T_324 = mux(valid_PB, specialCodeA_PB, specialCodeA_S) @[DivSqrtRecF64_mulAddZ31.scala 334:31]
      specialCodeA_PC <= _T_324 @[DivSqrtRecF64_mulAddZ31.scala 334:25]
      node _T_325 = bits(fractA_S, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 335:67]
      node _T_326 = mux(valid_PB, fractA_51_PB, _T_325) @[DivSqrtRecF64_mulAddZ31.scala 335:31]
      fractA_51_PC <= _T_326 @[DivSqrtRecF64_mulAddZ31.scala 335:25]
      node _T_327 = mux(valid_PB, specialCodeB_PB, specialCodeB_S) @[DivSqrtRecF64_mulAddZ31.scala 336:31]
      specialCodeB_PC <= _T_327 @[DivSqrtRecF64_mulAddZ31.scala 336:25]
      node _T_328 = bits(fractB_S, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 337:67]
      node _T_329 = mux(valid_PB, fractB_51_PB, _T_328) @[DivSqrtRecF64_mulAddZ31.scala 337:31]
      fractB_51_PC <= _T_329 @[DivSqrtRecF64_mulAddZ31.scala 337:25]
      node _T_330 = mux(valid_PB, roundingMode_PB, io.roundingMode) @[DivSqrtRecF64_mulAddZ31.scala 338:31]
      roundingMode_PC <= _T_330 @[DivSqrtRecF64_mulAddZ31.scala 338:25]
      skip @[DivSqrtRecF64_mulAddZ31.scala 331:24]
    when entering_PC_normalCase : @[DivSqrtRecF64_mulAddZ31.scala 340:35]
      exp_PC <= exp_PB @[DivSqrtRecF64_mulAddZ31.scala 341:25]
      fractA_0_PC <= fractA_0_PB @[DivSqrtRecF64_mulAddZ31.scala 342:25]
      fractB_other_PC <= fractB_other_PB @[DivSqrtRecF64_mulAddZ31.scala 343:25]
      skip @[DivSqrtRecF64_mulAddZ31.scala 340:35]
    node isZeroA_PC = eq(specialCodeA_PC, UInt<3>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 346:42]
    node _T_332 = bits(specialCodeA_PC, 2, 1) @[DivSqrtRecF64_mulAddZ31.scala 347:41]
    node isSpecialA_PC = eq(_T_332, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 347:48]
    node _T_334 = bits(specialCodeA_PC, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 348:59]
    node _T_336 = eq(_T_334, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 348:42]
    node isInfA_PC = and(isSpecialA_PC, _T_336) @[DivSqrtRecF64_mulAddZ31.scala 348:39]
    node _T_337 = bits(specialCodeA_PC, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 349:59]
    node isNaNA_PC = and(isSpecialA_PC, _T_337) @[DivSqrtRecF64_mulAddZ31.scala 349:39]
    node _T_339 = eq(fractA_51_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 350:38]
    node isSigNaNA_PC = and(isNaNA_PC, _T_339) @[DivSqrtRecF64_mulAddZ31.scala 350:35]
    node isZeroB_PC = eq(specialCodeB_PC, UInt<3>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 352:42]
    node _T_341 = bits(specialCodeB_PC, 2, 1) @[DivSqrtRecF64_mulAddZ31.scala 353:41]
    node isSpecialB_PC = eq(_T_341, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 353:48]
    node _T_343 = bits(specialCodeB_PC, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 354:59]
    node _T_345 = eq(_T_343, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 354:42]
    node isInfB_PC = and(isSpecialB_PC, _T_345) @[DivSqrtRecF64_mulAddZ31.scala 354:39]
    node _T_346 = bits(specialCodeB_PC, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 355:59]
    node isNaNB_PC = and(isSpecialB_PC, _T_346) @[DivSqrtRecF64_mulAddZ31.scala 355:39]
    node _T_348 = eq(fractB_51_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 356:38]
    node isSigNaNB_PC = and(isNaNB_PC, _T_348) @[DivSqrtRecF64_mulAddZ31.scala 356:35]
    node _T_350 = cat(UInt<1>("h01"), fractB_51_PC) @[Cat.scala 30:58]
    node sigB_PC = cat(_T_350, fractB_other_PC) @[Cat.scala 30:58]
    node _T_352 = eq(isSpecialB_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 360:24]
    node _T_354 = eq(isZeroB_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 360:43]
    node _T_355 = and(_T_352, _T_354) @[DivSqrtRecF64_mulAddZ31.scala 360:40]
    node _T_357 = eq(sign_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 360:59]
    node _T_358 = and(_T_355, _T_357) @[DivSqrtRecF64_mulAddZ31.scala 360:56]
    node _T_360 = eq(isSpecialA_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 361:13]
    node _T_362 = eq(isSpecialB_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 361:32]
    node _T_363 = and(_T_360, _T_362) @[DivSqrtRecF64_mulAddZ31.scala 361:29]
    node _T_365 = eq(isZeroA_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 361:51]
    node _T_366 = and(_T_363, _T_365) @[DivSqrtRecF64_mulAddZ31.scala 361:48]
    node _T_368 = eq(isZeroB_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 361:67]
    node _T_369 = and(_T_366, _T_368) @[DivSqrtRecF64_mulAddZ31.scala 361:64]
    node normalCase_PC = mux(sqrtOp_PC, _T_358, _T_369) @[DivSqrtRecF64_mulAddZ31.scala 360:12]
    node _T_371 = add(exp_PC, UInt<2>("h02")) @[DivSqrtRecF64_mulAddZ31.scala 363:27]
    node expP2_PC = tail(_T_371, 1) @[DivSqrtRecF64_mulAddZ31.scala 363:27]
    node _T_372 = bits(exp_PC, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 365:19]
    node _T_373 = bits(expP2_PC, 13, 1) @[DivSqrtRecF64_mulAddZ31.scala 366:25]
    node _T_375 = cat(_T_373, UInt<1>("h00")) @[Cat.scala 30:58]
    node _T_376 = bits(exp_PC, 13, 1) @[DivSqrtRecF64_mulAddZ31.scala 367:23]
    node _T_378 = cat(_T_376, UInt<1>("h01")) @[Cat.scala 30:58]
    node expP1_PC = mux(_T_372, _T_375, _T_378) @[DivSqrtRecF64_mulAddZ31.scala 365:12]
    node roundingMode_near_even_PC = eq(roundingMode_PC, UInt<2>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 370:54]
    node roundingMode_minMag_PC = eq(roundingMode_PC, UInt<2>("h01")) @[DivSqrtRecF64_mulAddZ31.scala 371:54]
    node roundingMode_min_PC = eq(roundingMode_PC, UInt<2>("h02")) @[DivSqrtRecF64_mulAddZ31.scala 372:54]
    node roundingMode_max_PC = eq(roundingMode_PC, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 373:54]
    node roundMagUp_PC = mux(sign_PC, roundingMode_min_PC, roundingMode_max_PC) @[DivSqrtRecF64_mulAddZ31.scala 376:12]
    node overflowY_roundMagUp_PC = or(roundingMode_near_even_PC, roundMagUp_PC) @[DivSqrtRecF64_mulAddZ31.scala 377:61]
    node _T_380 = eq(roundMagUp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 378:27]
    node _T_382 = eq(roundingMode_near_even_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 378:46]
    node roundMagDown_PC = and(_T_380, _T_382) @[DivSqrtRecF64_mulAddZ31.scala 378:43]
    node _T_384 = eq(normalCase_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 380:28]
    node valid_leaving_PC = or(_T_384, cyc_E1) @[DivSqrtRecF64_mulAddZ31.scala 380:44]
    node _T_385 = and(valid_PC, valid_leaving_PC) @[DivSqrtRecF64_mulAddZ31.scala 381:28]
    leaving_PC <= _T_385 @[DivSqrtRecF64_mulAddZ31.scala 381:16]
    node _T_387 = eq(valid_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 382:17]
    node _T_388 = or(_T_387, valid_leaving_PC) @[DivSqrtRecF64_mulAddZ31.scala 382:28]
    ready_PC <= _T_388 @[DivSqrtRecF64_mulAddZ31.scala 382:14]
    node _T_390 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 383:39]
    node _T_391 = and(leaving_PC, _T_390) @[DivSqrtRecF64_mulAddZ31.scala 383:36]
    io.outValid_div <= _T_391 @[DivSqrtRecF64_mulAddZ31.scala 383:22]
    node _T_392 = and(leaving_PC, sqrtOp_PC) @[DivSqrtRecF64_mulAddZ31.scala 384:36]
    io.outValid_sqrt <= _T_392 @[DivSqrtRecF64_mulAddZ31.scala 384:22]
    node _T_394 = neq(cycleNum_A, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 388:49]
    node _T_395 = or(entering_PA_normalCase, _T_394) @[DivSqrtRecF64_mulAddZ31.scala 388:34]
    when _T_395 : @[DivSqrtRecF64_mulAddZ31.scala 388:63]
      node _T_398 = mux(cyc_A4_div, UInt<2>("h03"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 390:16]
      node _T_401 = mux(cyc_A7_sqrt, UInt<3>("h06"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 391:16]
      node _T_402 = or(_T_398, _T_401) @[DivSqrtRecF64_mulAddZ31.scala 390:74]
      node _T_404 = eq(entering_PA_normalCase, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 392:17]
      node _T_406 = sub(cycleNum_A, UInt<1>("h01")) @[DivSqrtRecF64_mulAddZ31.scala 392:54]
      node _T_407 = asUInt(_T_406) @[DivSqrtRecF64_mulAddZ31.scala 392:54]
      node _T_408 = tail(_T_407, 1) @[DivSqrtRecF64_mulAddZ31.scala 392:54]
      node _T_410 = mux(_T_404, _T_408, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 392:16]
      node _T_411 = or(_T_402, _T_410) @[DivSqrtRecF64_mulAddZ31.scala 391:74]
      cycleNum_A <= _T_411 @[DivSqrtRecF64_mulAddZ31.scala 389:20]
      skip @[DivSqrtRecF64_mulAddZ31.scala 388:63]
    node cyc_A6_sqrt = eq(cycleNum_A, UInt<3>("h06")) @[DivSqrtRecF64_mulAddZ31.scala 396:35]
    node cyc_A5_sqrt = eq(cycleNum_A, UInt<3>("h05")) @[DivSqrtRecF64_mulAddZ31.scala 397:35]
    node cyc_A4_sqrt = eq(cycleNum_A, UInt<3>("h04")) @[DivSqrtRecF64_mulAddZ31.scala 398:35]
    node cyc_A4 = or(cyc_A4_sqrt, cyc_A4_div) @[DivSqrtRecF64_mulAddZ31.scala 402:30]
    node cyc_A3 = eq(cycleNum_A, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 403:30]
    node cyc_A2 = eq(cycleNum_A, UInt<2>("h02")) @[DivSqrtRecF64_mulAddZ31.scala 404:30]
    node cyc_A1 = eq(cycleNum_A, UInt<1>("h01")) @[DivSqrtRecF64_mulAddZ31.scala 405:30]
    node _T_419 = eq(sqrtOp_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 407:32]
    node cyc_A3_div = and(cyc_A3, _T_419) @[DivSqrtRecF64_mulAddZ31.scala 407:29]
    node _T_421 = eq(sqrtOp_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 408:32]
    node cyc_A2_div = and(cyc_A2, _T_421) @[DivSqrtRecF64_mulAddZ31.scala 408:29]
    node _T_423 = eq(sqrtOp_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 409:32]
    node cyc_A1_div = and(cyc_A1, _T_423) @[DivSqrtRecF64_mulAddZ31.scala 409:29]
    node cyc_A3_sqrt = and(cyc_A3, sqrtOp_PA) @[DivSqrtRecF64_mulAddZ31.scala 411:30]
    node cyc_A2_sqrt = and(cyc_A2, sqrtOp_PA) @[DivSqrtRecF64_mulAddZ31.scala 412:30]
    node cyc_A1_sqrt = and(cyc_A1, sqrtOp_PA) @[DivSqrtRecF64_mulAddZ31.scala 413:30]
    node _T_425 = neq(cycleNum_B, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 415:33]
    node _T_426 = or(cyc_A1, _T_425) @[DivSqrtRecF64_mulAddZ31.scala 415:18]
    when _T_426 : @[DivSqrtRecF64_mulAddZ31.scala 415:47]
      node _T_429 = mux(sqrtOp_PA, UInt<4>("h0a"), UInt<3>("h06")) @[DivSqrtRecF64_mulAddZ31.scala 418:20]
      node _T_431 = sub(cycleNum_B, UInt<1>("h01")) @[DivSqrtRecF64_mulAddZ31.scala 419:28]
      node _T_432 = asUInt(_T_431) @[DivSqrtRecF64_mulAddZ31.scala 419:28]
      node _T_433 = tail(_T_432, 1) @[DivSqrtRecF64_mulAddZ31.scala 419:28]
      node _T_434 = mux(cyc_A1, _T_429, _T_433) @[DivSqrtRecF64_mulAddZ31.scala 417:16]
      cycleNum_B <= _T_434 @[DivSqrtRecF64_mulAddZ31.scala 416:20]
      skip @[DivSqrtRecF64_mulAddZ31.scala 415:47]
    node _T_436 = eq(cycleNum_B, UInt<4>("h0a")) @[DivSqrtRecF64_mulAddZ31.scala 423:33]
    cyc_B10_sqrt <= _T_436 @[DivSqrtRecF64_mulAddZ31.scala 423:18]
    node _T_438 = eq(cycleNum_B, UInt<4>("h09")) @[DivSqrtRecF64_mulAddZ31.scala 424:33]
    cyc_B9_sqrt <= _T_438 @[DivSqrtRecF64_mulAddZ31.scala 424:18]
    node _T_440 = eq(cycleNum_B, UInt<4>("h08")) @[DivSqrtRecF64_mulAddZ31.scala 425:33]
    cyc_B8_sqrt <= _T_440 @[DivSqrtRecF64_mulAddZ31.scala 425:18]
    node _T_442 = eq(cycleNum_B, UInt<3>("h07")) @[DivSqrtRecF64_mulAddZ31.scala 426:33]
    cyc_B7_sqrt <= _T_442 @[DivSqrtRecF64_mulAddZ31.scala 426:18]
    node _T_444 = eq(cycleNum_B, UInt<3>("h06")) @[DivSqrtRecF64_mulAddZ31.scala 428:27]
    cyc_B6 <= _T_444 @[DivSqrtRecF64_mulAddZ31.scala 428:12]
    node _T_446 = eq(cycleNum_B, UInt<3>("h05")) @[DivSqrtRecF64_mulAddZ31.scala 429:27]
    cyc_B5 <= _T_446 @[DivSqrtRecF64_mulAddZ31.scala 429:12]
    node _T_448 = eq(cycleNum_B, UInt<3>("h04")) @[DivSqrtRecF64_mulAddZ31.scala 430:27]
    cyc_B4 <= _T_448 @[DivSqrtRecF64_mulAddZ31.scala 430:12]
    node _T_450 = eq(cycleNum_B, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 431:27]
    cyc_B3 <= _T_450 @[DivSqrtRecF64_mulAddZ31.scala 431:12]
    node _T_452 = eq(cycleNum_B, UInt<2>("h02")) @[DivSqrtRecF64_mulAddZ31.scala 432:27]
    cyc_B2 <= _T_452 @[DivSqrtRecF64_mulAddZ31.scala 432:12]
    node _T_454 = eq(cycleNum_B, UInt<1>("h01")) @[DivSqrtRecF64_mulAddZ31.scala 433:27]
    cyc_B1 <= _T_454 @[DivSqrtRecF64_mulAddZ31.scala 433:12]
    node _T_455 = and(cyc_B6, valid_PA) @[DivSqrtRecF64_mulAddZ31.scala 435:26]
    node _T_457 = eq(sqrtOp_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 435:41]
    node _T_458 = and(_T_455, _T_457) @[DivSqrtRecF64_mulAddZ31.scala 435:38]
    cyc_B6_div <= _T_458 @[DivSqrtRecF64_mulAddZ31.scala 435:16]
    node _T_459 = and(cyc_B5, valid_PA) @[DivSqrtRecF64_mulAddZ31.scala 436:26]
    node _T_461 = eq(sqrtOp_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 436:41]
    node _T_462 = and(_T_459, _T_461) @[DivSqrtRecF64_mulAddZ31.scala 436:38]
    cyc_B5_div <= _T_462 @[DivSqrtRecF64_mulAddZ31.scala 436:16]
    node _T_463 = and(cyc_B4, valid_PA) @[DivSqrtRecF64_mulAddZ31.scala 437:26]
    node _T_465 = eq(sqrtOp_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 437:41]
    node _T_466 = and(_T_463, _T_465) @[DivSqrtRecF64_mulAddZ31.scala 437:38]
    cyc_B4_div <= _T_466 @[DivSqrtRecF64_mulAddZ31.scala 437:16]
    node _T_468 = eq(sqrtOp_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 438:29]
    node _T_469 = and(cyc_B3, _T_468) @[DivSqrtRecF64_mulAddZ31.scala 438:26]
    cyc_B3_div <= _T_469 @[DivSqrtRecF64_mulAddZ31.scala 438:16]
    node _T_471 = eq(sqrtOp_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 439:29]
    node _T_472 = and(cyc_B2, _T_471) @[DivSqrtRecF64_mulAddZ31.scala 439:26]
    cyc_B2_div <= _T_472 @[DivSqrtRecF64_mulAddZ31.scala 439:16]
    node _T_474 = eq(sqrtOp_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 440:29]
    node _T_475 = and(cyc_B1, _T_474) @[DivSqrtRecF64_mulAddZ31.scala 440:26]
    cyc_B1_div <= _T_475 @[DivSqrtRecF64_mulAddZ31.scala 440:16]
    node _T_476 = and(cyc_B6, valid_PB) @[DivSqrtRecF64_mulAddZ31.scala 442:27]
    node _T_477 = and(_T_476, sqrtOp_PB) @[DivSqrtRecF64_mulAddZ31.scala 442:39]
    cyc_B6_sqrt <= _T_477 @[DivSqrtRecF64_mulAddZ31.scala 442:17]
    node _T_478 = and(cyc_B5, valid_PB) @[DivSqrtRecF64_mulAddZ31.scala 443:27]
    node _T_479 = and(_T_478, sqrtOp_PB) @[DivSqrtRecF64_mulAddZ31.scala 443:39]
    cyc_B5_sqrt <= _T_479 @[DivSqrtRecF64_mulAddZ31.scala 443:17]
    node _T_480 = and(cyc_B4, valid_PB) @[DivSqrtRecF64_mulAddZ31.scala 444:27]
    node _T_481 = and(_T_480, sqrtOp_PB) @[DivSqrtRecF64_mulAddZ31.scala 444:39]
    cyc_B4_sqrt <= _T_481 @[DivSqrtRecF64_mulAddZ31.scala 444:17]
    node _T_482 = and(cyc_B3, sqrtOp_PB) @[DivSqrtRecF64_mulAddZ31.scala 445:27]
    cyc_B3_sqrt <= _T_482 @[DivSqrtRecF64_mulAddZ31.scala 445:17]
    node _T_483 = and(cyc_B2, sqrtOp_PB) @[DivSqrtRecF64_mulAddZ31.scala 446:27]
    cyc_B2_sqrt <= _T_483 @[DivSqrtRecF64_mulAddZ31.scala 446:17]
    node _T_484 = and(cyc_B1, sqrtOp_PB) @[DivSqrtRecF64_mulAddZ31.scala 447:27]
    cyc_B1_sqrt <= _T_484 @[DivSqrtRecF64_mulAddZ31.scala 447:17]
    node _T_486 = neq(cycleNum_C, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 449:33]
    node _T_487 = or(cyc_B1, _T_486) @[DivSqrtRecF64_mulAddZ31.scala 449:18]
    when _T_487 : @[DivSqrtRecF64_mulAddZ31.scala 449:47]
      node _T_490 = mux(sqrtOp_PB, UInt<3>("h06"), UInt<3>("h05")) @[DivSqrtRecF64_mulAddZ31.scala 451:28]
      node _T_492 = sub(cycleNum_C, UInt<1>("h01")) @[DivSqrtRecF64_mulAddZ31.scala 451:70]
      node _T_493 = asUInt(_T_492) @[DivSqrtRecF64_mulAddZ31.scala 451:70]
      node _T_494 = tail(_T_493, 1) @[DivSqrtRecF64_mulAddZ31.scala 451:70]
      node _T_495 = mux(cyc_B1, _T_490, _T_494) @[DivSqrtRecF64_mulAddZ31.scala 451:16]
      cycleNum_C <= _T_495 @[DivSqrtRecF64_mulAddZ31.scala 450:20]
      skip @[DivSqrtRecF64_mulAddZ31.scala 449:47]
    node cyc_C6_sqrt = eq(cycleNum_C, UInt<3>("h06")) @[DivSqrtRecF64_mulAddZ31.scala 454:35]
    node _T_498 = eq(cycleNum_C, UInt<3>("h05")) @[DivSqrtRecF64_mulAddZ31.scala 456:27]
    cyc_C5 <= _T_498 @[DivSqrtRecF64_mulAddZ31.scala 456:12]
    node _T_500 = eq(cycleNum_C, UInt<3>("h04")) @[DivSqrtRecF64_mulAddZ31.scala 457:27]
    cyc_C4 <= _T_500 @[DivSqrtRecF64_mulAddZ31.scala 457:12]
    node _T_502 = eq(cycleNum_C, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 458:27]
    cyc_C3 <= _T_502 @[DivSqrtRecF64_mulAddZ31.scala 458:12]
    node _T_504 = eq(cycleNum_C, UInt<2>("h02")) @[DivSqrtRecF64_mulAddZ31.scala 459:27]
    cyc_C2 <= _T_504 @[DivSqrtRecF64_mulAddZ31.scala 459:12]
    node _T_506 = eq(cycleNum_C, UInt<1>("h01")) @[DivSqrtRecF64_mulAddZ31.scala 460:27]
    cyc_C1 <= _T_506 @[DivSqrtRecF64_mulAddZ31.scala 460:12]
    node _T_508 = eq(sqrtOp_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 462:32]
    node cyc_C5_div = and(cyc_C5, _T_508) @[DivSqrtRecF64_mulAddZ31.scala 462:29]
    node _T_510 = eq(sqrtOp_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 463:32]
    node cyc_C4_div = and(cyc_C4, _T_510) @[DivSqrtRecF64_mulAddZ31.scala 463:29]
    node _T_512 = eq(sqrtOp_PB, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 464:32]
    node cyc_C3_div = and(cyc_C3, _T_512) @[DivSqrtRecF64_mulAddZ31.scala 464:29]
    node _T_514 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 465:32]
    node cyc_C2_div = and(cyc_C2, _T_514) @[DivSqrtRecF64_mulAddZ31.scala 465:29]
    node _T_516 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 466:32]
    node cyc_C1_div = and(cyc_C1, _T_516) @[DivSqrtRecF64_mulAddZ31.scala 466:29]
    node cyc_C5_sqrt = and(cyc_C5, sqrtOp_PB) @[DivSqrtRecF64_mulAddZ31.scala 468:30]
    node cyc_C4_sqrt = and(cyc_C4, sqrtOp_PB) @[DivSqrtRecF64_mulAddZ31.scala 469:30]
    node cyc_C3_sqrt = and(cyc_C3, sqrtOp_PB) @[DivSqrtRecF64_mulAddZ31.scala 470:30]
    node cyc_C2_sqrt = and(cyc_C2, sqrtOp_PC) @[DivSqrtRecF64_mulAddZ31.scala 471:30]
    node cyc_C1_sqrt = and(cyc_C1, sqrtOp_PC) @[DivSqrtRecF64_mulAddZ31.scala 472:30]
    node _T_518 = neq(cycleNum_E, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 474:33]
    node _T_519 = or(cyc_C1, _T_518) @[DivSqrtRecF64_mulAddZ31.scala 474:18]
    when _T_519 : @[DivSqrtRecF64_mulAddZ31.scala 474:47]
      node _T_522 = sub(cycleNum_E, UInt<1>("h01")) @[DivSqrtRecF64_mulAddZ31.scala 475:55]
      node _T_523 = asUInt(_T_522) @[DivSqrtRecF64_mulAddZ31.scala 475:55]
      node _T_524 = tail(_T_523, 1) @[DivSqrtRecF64_mulAddZ31.scala 475:55]
      node _T_525 = mux(cyc_C1, UInt<3>("h04"), _T_524) @[DivSqrtRecF64_mulAddZ31.scala 475:26]
      cycleNum_E <= _T_525 @[DivSqrtRecF64_mulAddZ31.scala 475:20]
      skip @[DivSqrtRecF64_mulAddZ31.scala 474:47]
    node _T_527 = eq(cycleNum_E, UInt<3>("h04")) @[DivSqrtRecF64_mulAddZ31.scala 478:27]
    cyc_E4 <= _T_527 @[DivSqrtRecF64_mulAddZ31.scala 478:12]
    node _T_529 = eq(cycleNum_E, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 479:27]
    cyc_E3 <= _T_529 @[DivSqrtRecF64_mulAddZ31.scala 479:12]
    node _T_531 = eq(cycleNum_E, UInt<2>("h02")) @[DivSqrtRecF64_mulAddZ31.scala 480:27]
    cyc_E2 <= _T_531 @[DivSqrtRecF64_mulAddZ31.scala 480:12]
    node _T_533 = eq(cycleNum_E, UInt<1>("h01")) @[DivSqrtRecF64_mulAddZ31.scala 481:27]
    cyc_E1 <= _T_533 @[DivSqrtRecF64_mulAddZ31.scala 481:12]
    node _T_535 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 483:32]
    node cyc_E4_div = and(cyc_E4, _T_535) @[DivSqrtRecF64_mulAddZ31.scala 483:29]
    node _T_537 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 484:32]
    node cyc_E3_div = and(cyc_E3, _T_537) @[DivSqrtRecF64_mulAddZ31.scala 484:29]
    node _T_539 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 485:32]
    node cyc_E2_div = and(cyc_E2, _T_539) @[DivSqrtRecF64_mulAddZ31.scala 485:29]
    node _T_541 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 486:32]
    node cyc_E1_div = and(cyc_E1, _T_541) @[DivSqrtRecF64_mulAddZ31.scala 486:29]
    node cyc_E4_sqrt = and(cyc_E4, sqrtOp_PC) @[DivSqrtRecF64_mulAddZ31.scala 488:30]
    node cyc_E3_sqrt = and(cyc_E3, sqrtOp_PC) @[DivSqrtRecF64_mulAddZ31.scala 489:30]
    node cyc_E2_sqrt = and(cyc_E2, sqrtOp_PC) @[DivSqrtRecF64_mulAddZ31.scala 490:30]
    node cyc_E1_sqrt = and(cyc_E1, sqrtOp_PC) @[DivSqrtRecF64_mulAddZ31.scala 491:30]
    node zFractB_A4_div = mux(cyc_A4_div, fractB_S, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 496:29]
    node _T_543 = bits(fractB_S, 51, 49) @[DivSqrtRecF64_mulAddZ31.scala 498:53]
    node _T_545 = eq(_T_543, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 498:62]
    node zLinPiece_0_A4_div = and(cyc_A4_div, _T_545) @[DivSqrtRecF64_mulAddZ31.scala 498:41]
    node _T_546 = bits(fractB_S, 51, 49) @[DivSqrtRecF64_mulAddZ31.scala 499:53]
    node _T_548 = eq(_T_546, UInt<1>("h01")) @[DivSqrtRecF64_mulAddZ31.scala 499:62]
    node zLinPiece_1_A4_div = and(cyc_A4_div, _T_548) @[DivSqrtRecF64_mulAddZ31.scala 499:41]
    node _T_549 = bits(fractB_S, 51, 49) @[DivSqrtRecF64_mulAddZ31.scala 500:53]
    node _T_551 = eq(_T_549, UInt<2>("h02")) @[DivSqrtRecF64_mulAddZ31.scala 500:62]
    node zLinPiece_2_A4_div = and(cyc_A4_div, _T_551) @[DivSqrtRecF64_mulAddZ31.scala 500:41]
    node _T_552 = bits(fractB_S, 51, 49) @[DivSqrtRecF64_mulAddZ31.scala 501:53]
    node _T_554 = eq(_T_552, UInt<2>("h03")) @[DivSqrtRecF64_mulAddZ31.scala 501:62]
    node zLinPiece_3_A4_div = and(cyc_A4_div, _T_554) @[DivSqrtRecF64_mulAddZ31.scala 501:41]
    node _T_555 = bits(fractB_S, 51, 49) @[DivSqrtRecF64_mulAddZ31.scala 502:53]
    node _T_557 = eq(_T_555, UInt<3>("h04")) @[DivSqrtRecF64_mulAddZ31.scala 502:62]
    node zLinPiece_4_A4_div = and(cyc_A4_div, _T_557) @[DivSqrtRecF64_mulAddZ31.scala 502:41]
    node _T_558 = bits(fractB_S, 51, 49) @[DivSqrtRecF64_mulAddZ31.scala 503:53]
    node _T_560 = eq(_T_558, UInt<3>("h05")) @[DivSqrtRecF64_mulAddZ31.scala 503:62]
    node zLinPiece_5_A4_div = and(cyc_A4_div, _T_560) @[DivSqrtRecF64_mulAddZ31.scala 503:41]
    node _T_561 = bits(fractB_S, 51, 49) @[DivSqrtRecF64_mulAddZ31.scala 504:53]
    node _T_563 = eq(_T_561, UInt<3>("h06")) @[DivSqrtRecF64_mulAddZ31.scala 504:62]
    node zLinPiece_6_A4_div = and(cyc_A4_div, _T_563) @[DivSqrtRecF64_mulAddZ31.scala 504:41]
    node _T_564 = bits(fractB_S, 51, 49) @[DivSqrtRecF64_mulAddZ31.scala 505:53]
    node _T_566 = eq(_T_564, UInt<3>("h07")) @[DivSqrtRecF64_mulAddZ31.scala 505:62]
    node zLinPiece_7_A4_div = and(cyc_A4_div, _T_566) @[DivSqrtRecF64_mulAddZ31.scala 505:41]
    node _T_569 = mux(zLinPiece_0_A4_div, UInt<9>("h01c7"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 507:12]
    node _T_572 = mux(zLinPiece_1_A4_div, UInt<9>("h016c"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 508:12]
    node _T_573 = or(_T_569, _T_572) @[DivSqrtRecF64_mulAddZ31.scala 507:59]
    node _T_576 = mux(zLinPiece_2_A4_div, UInt<9>("h012a"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 509:12]
    node _T_577 = or(_T_573, _T_576) @[DivSqrtRecF64_mulAddZ31.scala 508:59]
    node _T_580 = mux(zLinPiece_3_A4_div, UInt<9>("h0f8"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 510:12]
    node _T_581 = or(_T_577, _T_580) @[DivSqrtRecF64_mulAddZ31.scala 509:59]
    node _T_584 = mux(zLinPiece_4_A4_div, UInt<9>("h0d2"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 511:12]
    node _T_585 = or(_T_581, _T_584) @[DivSqrtRecF64_mulAddZ31.scala 510:59]
    node _T_588 = mux(zLinPiece_5_A4_div, UInt<9>("h0b4"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 512:12]
    node _T_589 = or(_T_585, _T_588) @[DivSqrtRecF64_mulAddZ31.scala 511:59]
    node _T_592 = mux(zLinPiece_6_A4_div, UInt<9>("h09c"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 513:12]
    node _T_593 = or(_T_589, _T_592) @[DivSqrtRecF64_mulAddZ31.scala 512:59]
    node _T_596 = mux(zLinPiece_7_A4_div, UInt<9>("h089"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 514:12]
    node zK1_A4_div = or(_T_593, _T_596) @[DivSqrtRecF64_mulAddZ31.scala 513:59]
    node _T_598 = not(UInt<12>("h0fe3")) @[DivSqrtRecF64_mulAddZ31.scala 516:33]
    node _T_600 = mux(zLinPiece_0_A4_div, _T_598, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 516:12]
    node _T_602 = not(UInt<12>("h0c5d")) @[DivSqrtRecF64_mulAddZ31.scala 517:33]
    node _T_604 = mux(zLinPiece_1_A4_div, _T_602, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 517:12]
    node _T_605 = or(_T_600, _T_604) @[DivSqrtRecF64_mulAddZ31.scala 516:61]
    node _T_607 = not(UInt<12>("h098a")) @[DivSqrtRecF64_mulAddZ31.scala 518:33]
    node _T_609 = mux(zLinPiece_2_A4_div, _T_607, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 518:12]
    node _T_610 = or(_T_605, _T_609) @[DivSqrtRecF64_mulAddZ31.scala 517:61]
    node _T_612 = not(UInt<12>("h0739")) @[DivSqrtRecF64_mulAddZ31.scala 519:33]
    node _T_614 = mux(zLinPiece_3_A4_div, _T_612, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 519:12]
    node _T_615 = or(_T_610, _T_614) @[DivSqrtRecF64_mulAddZ31.scala 518:61]
    node _T_617 = not(UInt<12>("h054b")) @[DivSqrtRecF64_mulAddZ31.scala 520:33]
    node _T_619 = mux(zLinPiece_4_A4_div, _T_617, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 520:12]
    node _T_620 = or(_T_615, _T_619) @[DivSqrtRecF64_mulAddZ31.scala 519:61]
    node _T_622 = not(UInt<12>("h03a9")) @[DivSqrtRecF64_mulAddZ31.scala 521:33]
    node _T_624 = mux(zLinPiece_5_A4_div, _T_622, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 521:12]
    node _T_625 = or(_T_620, _T_624) @[DivSqrtRecF64_mulAddZ31.scala 520:61]
    node _T_627 = not(UInt<12>("h0242")) @[DivSqrtRecF64_mulAddZ31.scala 522:33]
    node _T_629 = mux(zLinPiece_6_A4_div, _T_627, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 522:12]
    node _T_630 = or(_T_625, _T_629) @[DivSqrtRecF64_mulAddZ31.scala 521:61]
    node _T_632 = not(UInt<12>("h010b")) @[DivSqrtRecF64_mulAddZ31.scala 523:33]
    node _T_634 = mux(zLinPiece_7_A4_div, _T_632, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 523:12]
    node zComplFractK0_A4_div = or(_T_630, _T_634) @[DivSqrtRecF64_mulAddZ31.scala 522:61]
    node zFractB_A7_sqrt = mux(cyc_A7_sqrt, fractB_S, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 525:30]
    node _T_636 = bits(expB_S, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 527:55]
    node _T_638 = eq(_T_636, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 527:47]
    node _T_639 = and(cyc_A7_sqrt, _T_638) @[DivSqrtRecF64_mulAddZ31.scala 527:44]
    node _T_640 = bits(fractB_S, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 527:72]
    node _T_642 = eq(_T_640, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 527:62]
    node zQuadPiece_0_A7_sqrt = and(_T_639, _T_642) @[DivSqrtRecF64_mulAddZ31.scala 527:59]
    node _T_643 = bits(expB_S, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 528:55]
    node _T_645 = eq(_T_643, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 528:47]
    node _T_646 = and(cyc_A7_sqrt, _T_645) @[DivSqrtRecF64_mulAddZ31.scala 528:44]
    node _T_647 = bits(fractB_S, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 528:72]
    node zQuadPiece_1_A7_sqrt = and(_T_646, _T_647) @[DivSqrtRecF64_mulAddZ31.scala 528:59]
    node _T_648 = bits(expB_S, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 529:55]
    node _T_649 = and(cyc_A7_sqrt, _T_648) @[DivSqrtRecF64_mulAddZ31.scala 529:44]
    node _T_650 = bits(fractB_S, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 529:72]
    node _T_652 = eq(_T_650, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 529:62]
    node zQuadPiece_2_A7_sqrt = and(_T_649, _T_652) @[DivSqrtRecF64_mulAddZ31.scala 529:59]
    node _T_653 = bits(expB_S, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 530:55]
    node _T_654 = and(cyc_A7_sqrt, _T_653) @[DivSqrtRecF64_mulAddZ31.scala 530:44]
    node _T_655 = bits(fractB_S, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 530:72]
    node zQuadPiece_3_A7_sqrt = and(_T_654, _T_655) @[DivSqrtRecF64_mulAddZ31.scala 530:59]
    node _T_658 = mux(zQuadPiece_0_A7_sqrt, UInt<9>("h01c8"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 532:12]
    node _T_661 = mux(zQuadPiece_1_A7_sqrt, UInt<9>("h0c1"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 533:12]
    node _T_662 = or(_T_658, _T_661) @[DivSqrtRecF64_mulAddZ31.scala 532:61]
    node _T_665 = mux(zQuadPiece_2_A7_sqrt, UInt<9>("h0143"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 534:12]
    node _T_666 = or(_T_662, _T_665) @[DivSqrtRecF64_mulAddZ31.scala 533:61]
    node _T_669 = mux(zQuadPiece_3_A7_sqrt, UInt<9>("h089"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 535:12]
    node zK2_A7_sqrt = or(_T_666, _T_669) @[DivSqrtRecF64_mulAddZ31.scala 534:61]
    node _T_671 = not(UInt<10>("h03d0")) @[DivSqrtRecF64_mulAddZ31.scala 537:35]
    node _T_673 = mux(zQuadPiece_0_A7_sqrt, _T_671, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 537:12]
    node _T_675 = not(UInt<10>("h0220")) @[DivSqrtRecF64_mulAddZ31.scala 538:35]
    node _T_677 = mux(zQuadPiece_1_A7_sqrt, _T_675, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 538:12]
    node _T_678 = or(_T_673, _T_677) @[DivSqrtRecF64_mulAddZ31.scala 537:63]
    node _T_680 = not(UInt<10>("h02b2")) @[DivSqrtRecF64_mulAddZ31.scala 539:35]
    node _T_682 = mux(zQuadPiece_2_A7_sqrt, _T_680, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 539:12]
    node _T_683 = or(_T_678, _T_682) @[DivSqrtRecF64_mulAddZ31.scala 538:63]
    node _T_685 = not(UInt<10>("h0181")) @[DivSqrtRecF64_mulAddZ31.scala 540:35]
    node _T_687 = mux(zQuadPiece_3_A7_sqrt, _T_685, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 540:12]
    node zComplK1_A7_sqrt = or(_T_683, _T_687) @[DivSqrtRecF64_mulAddZ31.scala 539:63]
    node _T_688 = bits(exp_PA, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 542:55]
    node _T_690 = eq(_T_688, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 542:47]
    node _T_691 = and(cyc_A6_sqrt, _T_690) @[DivSqrtRecF64_mulAddZ31.scala 542:44]
    node _T_692 = bits(sigB_PA, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 542:71]
    node _T_694 = eq(_T_692, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 542:62]
    node zQuadPiece_0_A6_sqrt = and(_T_691, _T_694) @[DivSqrtRecF64_mulAddZ31.scala 542:59]
    node _T_695 = bits(exp_PA, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 543:55]
    node _T_697 = eq(_T_695, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 543:47]
    node _T_698 = and(cyc_A6_sqrt, _T_697) @[DivSqrtRecF64_mulAddZ31.scala 543:44]
    node _T_699 = bits(sigB_PA, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 543:71]
    node zQuadPiece_1_A6_sqrt = and(_T_698, _T_699) @[DivSqrtRecF64_mulAddZ31.scala 543:59]
    node _T_700 = bits(exp_PA, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 544:55]
    node _T_701 = and(cyc_A6_sqrt, _T_700) @[DivSqrtRecF64_mulAddZ31.scala 544:44]
    node _T_702 = bits(sigB_PA, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 544:71]
    node _T_704 = eq(_T_702, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 544:62]
    node zQuadPiece_2_A6_sqrt = and(_T_701, _T_704) @[DivSqrtRecF64_mulAddZ31.scala 544:59]
    node _T_705 = bits(exp_PA, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 545:55]
    node _T_706 = and(cyc_A6_sqrt, _T_705) @[DivSqrtRecF64_mulAddZ31.scala 545:44]
    node _T_707 = bits(sigB_PA, 51, 51) @[DivSqrtRecF64_mulAddZ31.scala 545:71]
    node zQuadPiece_3_A6_sqrt = and(_T_706, _T_707) @[DivSqrtRecF64_mulAddZ31.scala 545:59]
    node _T_709 = not(UInt<13>("h01fe5")) @[DivSqrtRecF64_mulAddZ31.scala 547:35]
    node _T_711 = mux(zQuadPiece_0_A6_sqrt, _T_709, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 547:12]
    node _T_713 = not(UInt<13>("h01435")) @[DivSqrtRecF64_mulAddZ31.scala 548:35]
    node _T_715 = mux(zQuadPiece_1_A6_sqrt, _T_713, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 548:12]
    node _T_716 = or(_T_711, _T_715) @[DivSqrtRecF64_mulAddZ31.scala 547:64]
    node _T_718 = not(UInt<13>("h0d2c")) @[DivSqrtRecF64_mulAddZ31.scala 549:35]
    node _T_720 = mux(zQuadPiece_2_A6_sqrt, _T_718, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 549:12]
    node _T_721 = or(_T_716, _T_720) @[DivSqrtRecF64_mulAddZ31.scala 548:64]
    node _T_723 = not(UInt<13>("h04e8")) @[DivSqrtRecF64_mulAddZ31.scala 550:35]
    node _T_725 = mux(zQuadPiece_3_A6_sqrt, _T_723, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 550:12]
    node zComplFractK0_A6_sqrt = or(_T_721, _T_725) @[DivSqrtRecF64_mulAddZ31.scala 549:64]
    node _T_726 = bits(zFractB_A4_div, 48, 40) @[DivSqrtRecF64_mulAddZ31.scala 553:23]
    node _T_727 = or(_T_726, zK2_A7_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 553:32]
    node _T_729 = eq(cyc_S, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 554:17]
    node _T_731 = mux(_T_729, nextMulAdd9A_A, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 554:16]
    node mulAdd9A_A = or(_T_727, _T_731) @[DivSqrtRecF64_mulAddZ31.scala 553:46]
    node _T_732 = bits(zFractB_A7_sqrt, 50, 42) @[DivSqrtRecF64_mulAddZ31.scala 556:37]
    node _T_733 = or(zK1_A4_div, _T_732) @[DivSqrtRecF64_mulAddZ31.scala 556:20]
    node _T_735 = eq(cyc_S, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 557:17]
    node _T_737 = mux(_T_735, nextMulAdd9B_A, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 557:16]
    node mulAdd9B_A = or(_T_733, _T_737) @[DivSqrtRecF64_mulAddZ31.scala 556:46]
    node _T_738 = bits(cyc_A7_sqrt, 0, 0) @[Bitwise.scala 71:15]
    node _T_741 = mux(_T_738, UInt<10>("h03ff"), UInt<10>("h00")) @[Bitwise.scala 71:12]
    node _T_742 = cat(zComplK1_A7_sqrt, _T_741) @[Cat.scala 30:58]
    node _T_743 = bits(cyc_A6_sqrt, 0, 0) @[Bitwise.scala 71:15]
    node _T_746 = mux(_T_743, UInt<6>("h03f"), UInt<6>("h00")) @[Bitwise.scala 71:12]
    node _T_747 = cat(cyc_A6_sqrt, zComplFractK0_A6_sqrt) @[Cat.scala 30:58]
    node _T_748 = cat(_T_747, _T_746) @[Cat.scala 30:58]
    node _T_749 = or(_T_742, _T_748) @[DivSqrtRecF64_mulAddZ31.scala 559:71]
    node _T_750 = bits(cyc_A4_div, 0, 0) @[Bitwise.scala 71:15]
    node _T_753 = mux(_T_750, UInt<8>("h0ff"), UInt<8>("h00")) @[Bitwise.scala 71:12]
    node _T_754 = cat(cyc_A4_div, zComplFractK0_A4_div) @[Cat.scala 30:58]
    node _T_755 = cat(_T_754, _T_753) @[Cat.scala 30:58]
    node _T_756 = or(_T_749, _T_755) @[DivSqrtRecF64_mulAddZ31.scala 560:71]
    node _T_758 = shl(fractR0_A, 10) @[DivSqrtRecF64_mulAddZ31.scala 563:54]
    node _T_759 = add(UInt<20>("h040000"), _T_758) @[DivSqrtRecF64_mulAddZ31.scala 563:42]
    node _T_760 = tail(_T_759, 1) @[DivSqrtRecF64_mulAddZ31.scala 563:42]
    node _T_762 = mux(cyc_A5_sqrt, _T_760, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 563:12]
    node _T_763 = or(_T_756, _T_762) @[DivSqrtRecF64_mulAddZ31.scala 561:71]
    node _T_764 = bits(hiSqrR0_A_sqrt, 9, 9) @[DivSqrtRecF64_mulAddZ31.scala 564:44]
    node _T_766 = eq(_T_764, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 564:28]
    node _T_767 = and(cyc_A4_sqrt, _T_766) @[DivSqrtRecF64_mulAddZ31.scala 564:25]
    node _T_770 = mux(_T_767, UInt<11>("h0400"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 564:12]
    node _T_771 = or(_T_763, _T_770) @[DivSqrtRecF64_mulAddZ31.scala 563:70]
    node _T_772 = bits(hiSqrR0_A_sqrt, 9, 9) @[DivSqrtRecF64_mulAddZ31.scala 565:43]
    node _T_773 = and(cyc_A4_sqrt, _T_772) @[DivSqrtRecF64_mulAddZ31.scala 565:26]
    node _T_774 = or(_T_773, cyc_A3_div) @[DivSqrtRecF64_mulAddZ31.scala 565:48]
    node _T_775 = bits(sigB_PA, 46, 26) @[DivSqrtRecF64_mulAddZ31.scala 566:20]
    node _T_777 = add(_T_775, UInt<11>("h0400")) @[DivSqrtRecF64_mulAddZ31.scala 566:29]
    node _T_778 = tail(_T_777, 1) @[DivSqrtRecF64_mulAddZ31.scala 566:29]
    node _T_780 = mux(_T_774, _T_778, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 565:12]
    node _T_781 = or(_T_771, _T_780) @[DivSqrtRecF64_mulAddZ31.scala 564:71]
    node _T_782 = or(cyc_A3_sqrt, cyc_A2) @[DivSqrtRecF64_mulAddZ31.scala 569:25]
    node _T_784 = mux(_T_782, partNegSigma0_A, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 569:12]
    node _T_785 = or(_T_781, _T_784) @[DivSqrtRecF64_mulAddZ31.scala 568:11]
    node _T_786 = shl(fractR0_A, 16) @[DivSqrtRecF64_mulAddZ31.scala 570:45]
    node _T_788 = mux(cyc_A1_sqrt, _T_786, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 570:12]
    node _T_789 = or(_T_785, _T_788) @[DivSqrtRecF64_mulAddZ31.scala 569:62]
    node _T_790 = shl(fractR0_A, 15) @[DivSqrtRecF64_mulAddZ31.scala 571:45]
    node _T_792 = mux(cyc_A1_div, _T_790, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 571:12]
    node mulAdd9C_A = or(_T_789, _T_792) @[DivSqrtRecF64_mulAddZ31.scala 570:62]
    node _T_793 = mul(mulAdd9A_A, mulAdd9B_A) @[DivSqrtRecF64_mulAddZ31.scala 573:20]
    node _T_795 = bits(mulAdd9C_A, 17, 0) @[DivSqrtRecF64_mulAddZ31.scala 573:61]
    node _T_796 = cat(UInt<1>("h00"), _T_795) @[Cat.scala 30:58]
    node _T_797 = add(_T_793, _T_796) @[DivSqrtRecF64_mulAddZ31.scala 573:33]
    node loMulAdd9Out_A = tail(_T_797, 1) @[DivSqrtRecF64_mulAddZ31.scala 573:33]
    node _T_798 = bits(loMulAdd9Out_A, 18, 18) @[DivSqrtRecF64_mulAddZ31.scala 575:31]
    node _T_799 = bits(mulAdd9C_A, 24, 18) @[DivSqrtRecF64_mulAddZ31.scala 576:27]
    node _T_801 = add(_T_799, UInt<1>("h01")) @[DivSqrtRecF64_mulAddZ31.scala 576:36]
    node _T_802 = tail(_T_801, 1) @[DivSqrtRecF64_mulAddZ31.scala 576:36]
    node _T_803 = bits(mulAdd9C_A, 24, 18) @[DivSqrtRecF64_mulAddZ31.scala 577:27]
    node _T_804 = mux(_T_798, _T_802, _T_803) @[DivSqrtRecF64_mulAddZ31.scala 575:16]
    node _T_805 = bits(loMulAdd9Out_A, 17, 0) @[DivSqrtRecF64_mulAddZ31.scala 579:27]
    node mulAdd9Out_A = cat(_T_804, _T_805) @[Cat.scala 30:58]
    node _T_806 = bits(mulAdd9Out_A, 19, 19) @[DivSqrtRecF64_mulAddZ31.scala 583:40]
    node _T_807 = and(cyc_A6_sqrt, _T_806) @[DivSqrtRecF64_mulAddZ31.scala 583:25]
    node _T_808 = not(mulAdd9Out_A) @[DivSqrtRecF64_mulAddZ31.scala 584:13]
    node _T_809 = shr(_T_808, 10) @[DivSqrtRecF64_mulAddZ31.scala 584:26]
    node _T_811 = mux(_T_807, _T_809, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 583:12]
    node zFractR0_A6_sqrt = bits(_T_811, 8, 0) @[DivSqrtRecF64_mulAddZ31.scala 586:10]
    node _T_812 = bits(exp_PA, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 590:35]
    node _T_813 = shl(mulAdd9Out_A, 1) @[DivSqrtRecF64_mulAddZ31.scala 590:52]
    node sqrR0_A5_sqrt = mux(_T_812, _T_813, mulAdd9Out_A) @[DivSqrtRecF64_mulAddZ31.scala 590:28]
    node _T_814 = bits(mulAdd9Out_A, 20, 20) @[DivSqrtRecF64_mulAddZ31.scala 592:39]
    node _T_815 = and(cyc_A4_div, _T_814) @[DivSqrtRecF64_mulAddZ31.scala 592:24]
    node _T_816 = not(mulAdd9Out_A) @[DivSqrtRecF64_mulAddZ31.scala 593:13]
    node _T_817 = shr(_T_816, 11) @[DivSqrtRecF64_mulAddZ31.scala 593:26]
    node _T_819 = mux(_T_815, _T_817, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 592:12]
    node zFractR0_A4_div = bits(_T_819, 8, 0) @[DivSqrtRecF64_mulAddZ31.scala 595:10]
    node _T_820 = bits(mulAdd9Out_A, 11, 11) @[DivSqrtRecF64_mulAddZ31.scala 598:35]
    node _T_821 = and(cyc_A2, _T_820) @[DivSqrtRecF64_mulAddZ31.scala 598:20]
    node _T_822 = not(mulAdd9Out_A) @[DivSqrtRecF64_mulAddZ31.scala 598:41]
    node _T_823 = shr(_T_822, 2) @[DivSqrtRecF64_mulAddZ31.scala 598:54]
    node _T_825 = mux(_T_821, _T_823, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 598:12]
    node zSigma0_A2 = bits(_T_825, 8, 0) @[DivSqrtRecF64_mulAddZ31.scala 598:67]
    node _T_826 = shr(mulAdd9Out_A, 10) @[DivSqrtRecF64_mulAddZ31.scala 601:36]
    node _T_827 = shr(mulAdd9Out_A, 9) @[DivSqrtRecF64_mulAddZ31.scala 601:54]
    node _T_828 = mux(sqrtOp_PA, _T_826, _T_827) @[DivSqrtRecF64_mulAddZ31.scala 601:12]
    node fractR1_A1 = bits(_T_828, 14, 0) @[DivSqrtRecF64_mulAddZ31.scala 601:58]
    node r1_A1 = cat(UInt<1>("h01"), fractR1_A1) @[Cat.scala 30:58]
    node _T_830 = bits(exp_PA, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 603:33]
    node _T_831 = shl(r1_A1, 1) @[DivSqrtRecF64_mulAddZ31.scala 603:43]
    node ER1_A1_sqrt = mux(_T_830, _T_831, r1_A1) @[DivSqrtRecF64_mulAddZ31.scala 603:26]
    node _T_832 = or(cyc_A6_sqrt, cyc_A4_div) @[DivSqrtRecF64_mulAddZ31.scala 605:23]
    when _T_832 : @[DivSqrtRecF64_mulAddZ31.scala 605:38]
      node _T_833 = or(zFractR0_A6_sqrt, zFractR0_A4_div) @[DivSqrtRecF64_mulAddZ31.scala 606:39]
      fractR0_A <= _T_833 @[DivSqrtRecF64_mulAddZ31.scala 606:19]
      skip @[DivSqrtRecF64_mulAddZ31.scala 605:38]
    when cyc_A5_sqrt : @[DivSqrtRecF64_mulAddZ31.scala 609:24]
      node _T_834 = shr(sqrR0_A5_sqrt, 10) @[DivSqrtRecF64_mulAddZ31.scala 610:40]
      hiSqrR0_A_sqrt <= _T_834 @[DivSqrtRecF64_mulAddZ31.scala 610:24]
      skip @[DivSqrtRecF64_mulAddZ31.scala 609:24]
    node _T_835 = or(cyc_A4_sqrt, cyc_A3) @[DivSqrtRecF64_mulAddZ31.scala 613:23]
    when _T_835 : @[DivSqrtRecF64_mulAddZ31.scala 613:34]
      node _T_836 = shr(mulAdd9Out_A, 9) @[DivSqrtRecF64_mulAddZ31.scala 616:56]
      node _T_837 = mux(cyc_A4_sqrt, mulAdd9Out_A, _T_836) @[DivSqrtRecF64_mulAddZ31.scala 616:16]
      node _T_838 = bits(_T_837, 20, 0) @[DivSqrtRecF64_mulAddZ31.scala 616:60]
      partNegSigma0_A <= _T_838 @[DivSqrtRecF64_mulAddZ31.scala 615:25]
      skip @[DivSqrtRecF64_mulAddZ31.scala 613:34]
    node _T_839 = or(cyc_A7_sqrt, cyc_A6_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 620:21]
    node _T_840 = or(_T_839, cyc_A5_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 620:36]
    node _T_841 = or(_T_840, cyc_A4) @[DivSqrtRecF64_mulAddZ31.scala 620:51]
    node _T_842 = or(_T_841, cyc_A3) @[DivSqrtRecF64_mulAddZ31.scala 620:61]
    node _T_843 = or(_T_842, cyc_A2) @[DivSqrtRecF64_mulAddZ31.scala 620:71]
    when _T_843 : @[DivSqrtRecF64_mulAddZ31.scala 621:7]
      node _T_844 = not(mulAdd9Out_A) @[DivSqrtRecF64_mulAddZ31.scala 623:40]
      node _T_845 = shr(_T_844, 11) @[DivSqrtRecF64_mulAddZ31.scala 623:53]
      node _T_847 = mux(cyc_A7_sqrt, _T_845, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 623:16]
      node _T_848 = or(_T_847, zFractR0_A6_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 623:68]
      node _T_849 = bits(sigB_PA, 43, 35) @[DivSqrtRecF64_mulAddZ31.scala 625:47]
      node _T_851 = mux(cyc_A4_sqrt, _T_849, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 625:16]
      node _T_852 = or(_T_848, _T_851) @[DivSqrtRecF64_mulAddZ31.scala 624:68]
      node _T_853 = bits(zFractB_A4_div, 43, 35) @[DivSqrtRecF64_mulAddZ31.scala 626:27]
      node _T_854 = or(_T_852, _T_853) @[DivSqrtRecF64_mulAddZ31.scala 625:68]
      node _T_855 = or(cyc_A5_sqrt, cyc_A3) @[DivSqrtRecF64_mulAddZ31.scala 627:29]
      node _T_856 = bits(sigB_PA, 52, 44) @[DivSqrtRecF64_mulAddZ31.scala 627:47]
      node _T_858 = mux(_T_855, _T_856, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 627:16]
      node _T_859 = or(_T_854, _T_858) @[DivSqrtRecF64_mulAddZ31.scala 626:68]
      node _T_860 = or(_T_859, zSigma0_A2) @[DivSqrtRecF64_mulAddZ31.scala 627:68]
      nextMulAdd9A_A <= _T_860 @[DivSqrtRecF64_mulAddZ31.scala 622:24]
      skip @[DivSqrtRecF64_mulAddZ31.scala 621:7]
    node _T_861 = or(cyc_A7_sqrt, cyc_A6_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 630:23]
    node _T_862 = or(_T_861, cyc_A5_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 630:38]
    node _T_863 = or(_T_862, cyc_A4) @[DivSqrtRecF64_mulAddZ31.scala 630:53]
    node _T_864 = or(_T_863, cyc_A2) @[DivSqrtRecF64_mulAddZ31.scala 630:63]
    when _T_864 : @[DivSqrtRecF64_mulAddZ31.scala 630:74]
      node _T_865 = bits(zFractB_A7_sqrt, 50, 42) @[DivSqrtRecF64_mulAddZ31.scala 632:28]
      node _T_866 = or(_T_865, zFractR0_A6_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 632:73]
      node _T_867 = bits(sqrR0_A5_sqrt, 9, 1) @[DivSqrtRecF64_mulAddZ31.scala 634:43]
      node _T_869 = mux(cyc_A5_sqrt, _T_867, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 634:16]
      node _T_870 = or(_T_866, _T_869) @[DivSqrtRecF64_mulAddZ31.scala 633:73]
      node _T_871 = or(_T_870, zFractR0_A4_div) @[DivSqrtRecF64_mulAddZ31.scala 634:73]
      node _T_872 = bits(hiSqrR0_A_sqrt, 8, 0) @[DivSqrtRecF64_mulAddZ31.scala 636:44]
      node _T_874 = mux(cyc_A4_sqrt, _T_872, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 636:16]
      node _T_875 = or(_T_871, _T_874) @[DivSqrtRecF64_mulAddZ31.scala 635:73]
      node _T_877 = bits(fractR0_A, 8, 1) @[DivSqrtRecF64_mulAddZ31.scala 637:55]
      node _T_878 = cat(UInt<1>("h01"), _T_877) @[Cat.scala 30:58]
      node _T_880 = mux(cyc_A2, _T_878, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 637:16]
      node _T_881 = or(_T_875, _T_880) @[DivSqrtRecF64_mulAddZ31.scala 636:73]
      nextMulAdd9B_A <= _T_881 @[DivSqrtRecF64_mulAddZ31.scala 631:24]
      skip @[DivSqrtRecF64_mulAddZ31.scala 630:74]
    when cyc_A1_sqrt : @[DivSqrtRecF64_mulAddZ31.scala 640:24]
      ER1_B_sqrt <= ER1_A1_sqrt @[DivSqrtRecF64_mulAddZ31.scala 641:20]
      skip @[DivSqrtRecF64_mulAddZ31.scala 640:24]
    node _T_882 = or(cyc_A1, cyc_B7_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 647:16]
    node _T_883 = or(_T_882, cyc_B6_div) @[DivSqrtRecF64_mulAddZ31.scala 647:31]
    node _T_884 = or(_T_883, cyc_B4) @[DivSqrtRecF64_mulAddZ31.scala 647:45]
    node _T_885 = or(_T_884, cyc_B3) @[DivSqrtRecF64_mulAddZ31.scala 647:55]
    node _T_886 = or(_T_885, cyc_C6_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 647:65]
    node _T_887 = or(_T_886, cyc_C4) @[DivSqrtRecF64_mulAddZ31.scala 648:25]
    node _T_888 = or(_T_887, cyc_C1) @[DivSqrtRecF64_mulAddZ31.scala 648:35]
    io.latchMulAddA_0 <= _T_888 @[DivSqrtRecF64_mulAddZ31.scala 646:23]
    node _T_889 = shl(ER1_A1_sqrt, 36) @[DivSqrtRecF64_mulAddZ31.scala 650:51]
    node _T_891 = mux(cyc_A1_sqrt, _T_889, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 650:12]
    node _T_892 = or(cyc_B7_sqrt, cyc_A1_div) @[DivSqrtRecF64_mulAddZ31.scala 651:25]
    node _T_894 = mux(_T_892, sigB_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 651:12]
    node _T_895 = or(_T_891, _T_894) @[DivSqrtRecF64_mulAddZ31.scala 650:67]
    node _T_897 = mux(cyc_B6_div, sigA_PA, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 652:12]
    node _T_898 = or(_T_895, _T_897) @[DivSqrtRecF64_mulAddZ31.scala 651:67]
    node _T_899 = bits(zSigma1_B4, 45, 12) @[DivSqrtRecF64_mulAddZ31.scala 653:19]
    node _T_900 = or(_T_898, _T_899) @[DivSqrtRecF64_mulAddZ31.scala 652:67]
    node _T_901 = or(cyc_B3, cyc_C6_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 655:20]
    node _T_902 = bits(sigXNU_B3_CX, 57, 12) @[DivSqrtRecF64_mulAddZ31.scala 655:48]
    node _T_904 = mux(_T_901, _T_902, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 655:12]
    node _T_905 = or(_T_900, _T_904) @[DivSqrtRecF64_mulAddZ31.scala 653:67]
    node _T_906 = bits(sigXN_C, 57, 25) @[DivSqrtRecF64_mulAddZ31.scala 656:43]
    node _T_907 = shl(_T_906, 13) @[DivSqrtRecF64_mulAddZ31.scala 656:51]
    node _T_909 = mux(cyc_C4_div, _T_907, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 656:12]
    node _T_910 = or(_T_905, _T_909) @[DivSqrtRecF64_mulAddZ31.scala 655:67]
    node _T_911 = shl(u_C_sqrt, 15) @[DivSqrtRecF64_mulAddZ31.scala 657:44]
    node _T_913 = mux(cyc_C4_sqrt, _T_911, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 657:12]
    node _T_914 = or(_T_910, _T_913) @[DivSqrtRecF64_mulAddZ31.scala 656:67]
    node _T_916 = mux(cyc_C1_div, sigB_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 658:12]
    node _T_917 = or(_T_914, _T_916) @[DivSqrtRecF64_mulAddZ31.scala 657:67]
    node _T_918 = or(_T_917, zComplSigT_C1_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 658:67]
    io.mulAddA_0 <= _T_918 @[DivSqrtRecF64_mulAddZ31.scala 649:18]
    node _T_919 = or(cyc_A1, cyc_B7_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 661:16]
    node _T_920 = or(_T_919, cyc_B6_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 661:31]
    node _T_921 = or(_T_920, cyc_B4) @[DivSqrtRecF64_mulAddZ31.scala 661:46]
    node _T_922 = or(_T_921, cyc_C6_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 661:56]
    node _T_923 = or(_T_922, cyc_C4) @[DivSqrtRecF64_mulAddZ31.scala 662:25]
    node _T_924 = or(_T_923, cyc_C1) @[DivSqrtRecF64_mulAddZ31.scala 662:35]
    io.latchMulAddB_0 <= _T_924 @[DivSqrtRecF64_mulAddZ31.scala 660:23]
    node _T_925 = shl(r1_A1, 36) @[DivSqrtRecF64_mulAddZ31.scala 664:31]
    node _T_927 = mux(cyc_A1, _T_925, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 664:12]
    node _T_928 = shl(ESqrR1_B_sqrt, 19) @[DivSqrtRecF64_mulAddZ31.scala 665:39]
    node _T_930 = mux(cyc_B7_sqrt, _T_928, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 665:12]
    node _T_931 = or(_T_927, _T_930) @[DivSqrtRecF64_mulAddZ31.scala 664:55]
    node _T_932 = shl(ER1_B_sqrt, 36) @[DivSqrtRecF64_mulAddZ31.scala 666:36]
    node _T_934 = mux(cyc_B6_sqrt, _T_932, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 666:12]
    node _T_935 = or(_T_931, _T_934) @[DivSqrtRecF64_mulAddZ31.scala 665:55]
    node _T_936 = or(_T_935, zSigma1_B4) @[DivSqrtRecF64_mulAddZ31.scala 666:55]
    node _T_937 = bits(sqrSigma1_C, 30, 1) @[DivSqrtRecF64_mulAddZ31.scala 668:37]
    node _T_939 = mux(cyc_C6_sqrt, _T_937, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 668:12]
    node _T_940 = or(_T_936, _T_939) @[DivSqrtRecF64_mulAddZ31.scala 667:55]
    node _T_942 = mux(cyc_C4, sqrSigma1_C, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 669:12]
    node _T_943 = or(_T_940, _T_942) @[DivSqrtRecF64_mulAddZ31.scala 668:55]
    node _T_944 = or(_T_943, zComplSigT_C1) @[DivSqrtRecF64_mulAddZ31.scala 669:55]
    io.mulAddB_0 <= _T_944 @[DivSqrtRecF64_mulAddZ31.scala 663:18]
    node _T_945 = or(cyc_A4, cyc_A3_div) @[DivSqrtRecF64_mulAddZ31.scala 672:20]
    node _T_946 = or(_T_945, cyc_A1_div) @[DivSqrtRecF64_mulAddZ31.scala 672:34]
    node _T_947 = or(_T_946, cyc_B10_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 672:48]
    node _T_948 = or(_T_947, cyc_B9_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 673:30]
    node _T_949 = or(_T_948, cyc_B7_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 673:45]
    node _T_950 = or(_T_949, cyc_B6) @[DivSqrtRecF64_mulAddZ31.scala 673:60]
    node _T_951 = or(_T_950, cyc_B5_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 673:70]
    node _T_952 = or(_T_951, cyc_B3_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 674:29]
    node _T_953 = or(_T_952, cyc_B2_div) @[DivSqrtRecF64_mulAddZ31.scala 674:44]
    node _T_954 = or(_T_953, cyc_B1_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 674:58]
    node _T_955 = or(_T_954, cyc_C4) @[DivSqrtRecF64_mulAddZ31.scala 674:73]
    node _T_956 = or(cyc_A3, cyc_A2_div) @[DivSqrtRecF64_mulAddZ31.scala 676:20]
    node _T_957 = or(_T_956, cyc_B9_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 676:34]
    node _T_958 = or(_T_957, cyc_B8_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 677:29]
    node _T_959 = or(_T_958, cyc_B6) @[DivSqrtRecF64_mulAddZ31.scala 677:44]
    node _T_960 = or(_T_959, cyc_B5) @[DivSqrtRecF64_mulAddZ31.scala 677:54]
    node _T_961 = or(_T_960, cyc_B4_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 677:64]
    node _T_962 = or(_T_961, cyc_B2_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 678:29]
    node _T_963 = or(_T_962, cyc_B1_div) @[DivSqrtRecF64_mulAddZ31.scala 678:44]
    node _T_964 = or(_T_963, cyc_C6_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 678:58]
    node _T_965 = or(_T_964, cyc_C3) @[DivSqrtRecF64_mulAddZ31.scala 678:73]
    node _T_966 = or(cyc_A2, cyc_A1_div) @[DivSqrtRecF64_mulAddZ31.scala 680:20]
    node _T_967 = or(_T_966, cyc_B8_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 680:34]
    node _T_968 = or(_T_967, cyc_B7_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 681:29]
    node _T_969 = or(_T_968, cyc_B5) @[DivSqrtRecF64_mulAddZ31.scala 681:44]
    node _T_970 = or(_T_969, cyc_B4) @[DivSqrtRecF64_mulAddZ31.scala 681:54]
    node _T_971 = or(_T_970, cyc_B3_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 681:64]
    node _T_972 = or(_T_971, cyc_B1_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 682:29]
    node _T_973 = or(_T_972, cyc_C5) @[DivSqrtRecF64_mulAddZ31.scala 682:44]
    node _T_974 = or(_T_973, cyc_C2) @[DivSqrtRecF64_mulAddZ31.scala 682:54]
    node _T_975 = or(io.latchMulAddA_0, cyc_B6) @[DivSqrtRecF64_mulAddZ31.scala 684:31]
    node _T_976 = or(_T_975, cyc_B2_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 684:41]
    node _T_977 = cat(_T_974, _T_976) @[Cat.scala 30:58]
    node _T_978 = cat(_T_955, _T_965) @[Cat.scala 30:58]
    node _T_979 = cat(_T_978, _T_977) @[Cat.scala 30:58]
    io.usingMulAdd <= _T_979 @[DivSqrtRecF64_mulAddZ31.scala 671:20]
    node _T_980 = shl(sigX1_B, 47) @[DivSqrtRecF64_mulAddZ31.scala 688:45]
    node _T_982 = mux(cyc_B1, _T_980, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 688:12]
    node _T_983 = shl(sigX1_B, 46) @[DivSqrtRecF64_mulAddZ31.scala 689:45]
    node _T_985 = mux(cyc_C6_sqrt, _T_983, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 689:12]
    node _T_986 = or(_T_982, _T_985) @[DivSqrtRecF64_mulAddZ31.scala 688:64]
    node _T_987 = or(cyc_C4_sqrt, cyc_C2) @[DivSqrtRecF64_mulAddZ31.scala 690:25]
    node _T_988 = shl(sigXN_C, 47) @[DivSqrtRecF64_mulAddZ31.scala 690:45]
    node _T_990 = mux(_T_987, _T_988, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 690:12]
    node _T_991 = or(_T_986, _T_990) @[DivSqrtRecF64_mulAddZ31.scala 689:64]
    node _T_993 = eq(E_E_div, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 691:27]
    node _T_994 = and(cyc_E3_div, _T_993) @[DivSqrtRecF64_mulAddZ31.scala 691:24]
    node _T_995 = shl(fractA_0_PC, 53) @[DivSqrtRecF64_mulAddZ31.scala 691:49]
    node _T_997 = mux(_T_994, _T_995, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 691:12]
    node _T_998 = or(_T_991, _T_997) @[DivSqrtRecF64_mulAddZ31.scala 690:64]
    node _T_999 = bits(exp_PC, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 693:24]
    node _T_1000 = bits(sigB_PC, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 694:29]
    node _T_1002 = cat(_T_1000, UInt<1>("h00")) @[Cat.scala 30:58]
    node _T_1003 = bits(sigB_PC, 1, 1) @[DivSqrtRecF64_mulAddZ31.scala 695:29]
    node _T_1004 = bits(sigB_PC, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 695:42]
    node _T_1005 = xor(_T_1003, _T_1004) @[DivSqrtRecF64_mulAddZ31.scala 695:33]
    node _T_1006 = bits(sigB_PC, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 695:54]
    node _T_1007 = cat(_T_1005, _T_1006) @[Cat.scala 30:58]
    node _T_1008 = mux(_T_999, _T_1002, _T_1007) @[DivSqrtRecF64_mulAddZ31.scala 693:17]
    node _T_1010 = eq(extraT_E, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 696:22]
    node _T_1012 = cat(_T_1010, UInt<1>("h00")) @[Cat.scala 30:58]
    node _T_1013 = xor(_T_1008, _T_1012) @[DivSqrtRecF64_mulAddZ31.scala 696:16]
    node _T_1014 = shl(_T_1013, 54) @[DivSqrtRecF64_mulAddZ31.scala 697:14]
    node _T_1016 = mux(cyc_E3_sqrt, _T_1014, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 692:12]
    node _T_1017 = or(_T_998, _T_1016) @[DivSqrtRecF64_mulAddZ31.scala 691:64]
    io.mulAddC_2 <= _T_1017 @[DivSqrtRecF64_mulAddZ31.scala 687:18]
    node ESqrR1_B8_sqrt = bits(io.mulAddResult_3, 103, 72) @[DivSqrtRecF64_mulAddZ31.scala 701:43]
    node _T_1018 = bits(io.mulAddResult_3, 90, 45) @[DivSqrtRecF64_mulAddZ31.scala 702:49]
    node _T_1019 = not(_T_1018) @[DivSqrtRecF64_mulAddZ31.scala 702:31]
    node _T_1021 = mux(cyc_B4, _T_1019, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 702:22]
    zSigma1_B4 <= _T_1021 @[DivSqrtRecF64_mulAddZ31.scala 702:16]
    node sqrSigma1_B1 = bits(io.mulAddResult_3, 79, 47) @[DivSqrtRecF64_mulAddZ31.scala 703:41]
    node _T_1022 = bits(io.mulAddResult_3, 104, 47) @[DivSqrtRecF64_mulAddZ31.scala 704:38]
    sigXNU_B3_CX <= _T_1022 @[DivSqrtRecF64_mulAddZ31.scala 704:18]
    node _T_1023 = bits(io.mulAddResult_3, 104, 104) @[DivSqrtRecF64_mulAddZ31.scala 705:39]
    node E_C1_div = eq(_T_1023, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 705:20]
    node _T_1026 = eq(E_C1_div, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 707:28]
    node _T_1027 = and(cyc_C1_div, _T_1026) @[DivSqrtRecF64_mulAddZ31.scala 707:25]
    node _T_1028 = or(_T_1027, cyc_C1_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 707:40]
    node _T_1029 = bits(io.mulAddResult_3, 104, 51) @[DivSqrtRecF64_mulAddZ31.scala 708:31]
    node _T_1030 = not(_T_1029) @[DivSqrtRecF64_mulAddZ31.scala 708:13]
    node _T_1032 = mux(_T_1028, _T_1030, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 707:12]
    node _T_1033 = and(cyc_C1_div, E_C1_div) @[DivSqrtRecF64_mulAddZ31.scala 711:24]
    node _T_1035 = bits(io.mulAddResult_3, 102, 50) @[DivSqrtRecF64_mulAddZ31.scala 712:47]
    node _T_1036 = not(_T_1035) @[DivSqrtRecF64_mulAddZ31.scala 712:29]
    node _T_1037 = cat(UInt<1>("h00"), _T_1036) @[Cat.scala 30:58]
    node _T_1039 = mux(_T_1033, _T_1037, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 711:12]
    node _T_1040 = or(_T_1032, _T_1039) @[DivSqrtRecF64_mulAddZ31.scala 710:11]
    zComplSigT_C1 <= _T_1040 @[DivSqrtRecF64_mulAddZ31.scala 706:19]
    node _T_1041 = bits(io.mulAddResult_3, 104, 51) @[DivSqrtRecF64_mulAddZ31.scala 716:44]
    node _T_1042 = not(_T_1041) @[DivSqrtRecF64_mulAddZ31.scala 716:26]
    node _T_1044 = mux(cyc_C1_sqrt, _T_1042, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 716:12]
    zComplSigT_C1_sqrt <= _T_1044 @[DivSqrtRecF64_mulAddZ31.scala 715:24]
    node sigT_C1 = not(zComplSigT_C1) @[DivSqrtRecF64_mulAddZ31.scala 720:19]
    node remT_E2 = bits(io.mulAddResult_3, 55, 0) @[DivSqrtRecF64_mulAddZ31.scala 721:36]
    when cyc_B8_sqrt : @[DivSqrtRecF64_mulAddZ31.scala 723:24]
      ESqrR1_B_sqrt <= ESqrR1_B8_sqrt @[DivSqrtRecF64_mulAddZ31.scala 724:23]
      skip @[DivSqrtRecF64_mulAddZ31.scala 723:24]
    when cyc_B3 : @[DivSqrtRecF64_mulAddZ31.scala 726:19]
      sigX1_B <= sigXNU_B3_CX @[DivSqrtRecF64_mulAddZ31.scala 727:17]
      skip @[DivSqrtRecF64_mulAddZ31.scala 726:19]
    when cyc_B1 : @[DivSqrtRecF64_mulAddZ31.scala 729:19]
      sqrSigma1_C <= sqrSigma1_B1 @[DivSqrtRecF64_mulAddZ31.scala 730:21]
      skip @[DivSqrtRecF64_mulAddZ31.scala 729:19]
    node _T_1045 = or(cyc_C6_sqrt, cyc_C5_div) @[DivSqrtRecF64_mulAddZ31.scala 733:23]
    node _T_1046 = or(_T_1045, cyc_C3_sqrt) @[DivSqrtRecF64_mulAddZ31.scala 733:37]
    when _T_1046 : @[DivSqrtRecF64_mulAddZ31.scala 733:53]
      sigXN_C <= sigXNU_B3_CX @[DivSqrtRecF64_mulAddZ31.scala 734:17]
      skip @[DivSqrtRecF64_mulAddZ31.scala 733:53]
    when cyc_C5_sqrt : @[DivSqrtRecF64_mulAddZ31.scala 736:24]
      node _T_1047 = bits(sigXNU_B3_CX, 56, 26) @[DivSqrtRecF64_mulAddZ31.scala 737:33]
      u_C_sqrt <= _T_1047 @[DivSqrtRecF64_mulAddZ31.scala 737:18]
      skip @[DivSqrtRecF64_mulAddZ31.scala 736:24]
    when cyc_C1 : @[DivSqrtRecF64_mulAddZ31.scala 739:19]
      E_E_div <= E_C1_div @[DivSqrtRecF64_mulAddZ31.scala 740:18]
      node _T_1048 = bits(sigT_C1, 53, 1) @[DivSqrtRecF64_mulAddZ31.scala 741:28]
      sigT_E <= _T_1048 @[DivSqrtRecF64_mulAddZ31.scala 741:18]
      node _T_1049 = bits(sigT_C1, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 742:28]
      extraT_E <= _T_1049 @[DivSqrtRecF64_mulAddZ31.scala 742:18]
      skip @[DivSqrtRecF64_mulAddZ31.scala 739:19]
    when cyc_E2 : @[DivSqrtRecF64_mulAddZ31.scala 745:19]
      node _T_1050 = bits(remT_E2, 55, 55) @[DivSqrtRecF64_mulAddZ31.scala 746:47]
      node _T_1051 = bits(remT_E2, 53, 53) @[DivSqrtRecF64_mulAddZ31.scala 746:61]
      node _T_1052 = mux(sqrtOp_PC, _T_1050, _T_1051) @[DivSqrtRecF64_mulAddZ31.scala 746:27]
      isNegRemT_E <= _T_1052 @[DivSqrtRecF64_mulAddZ31.scala 746:21]
      node _T_1053 = bits(remT_E2, 53, 0) @[DivSqrtRecF64_mulAddZ31.scala 748:21]
      node _T_1055 = eq(_T_1053, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 748:29]
      node _T_1057 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 749:18]
      node _T_1058 = bits(remT_E2, 55, 54) @[DivSqrtRecF64_mulAddZ31.scala 749:41]
      node _T_1060 = eq(_T_1058, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 749:50]
      node _T_1061 = or(_T_1057, _T_1060) @[DivSqrtRecF64_mulAddZ31.scala 749:30]
      node _T_1062 = and(_T_1055, _T_1061) @[DivSqrtRecF64_mulAddZ31.scala 748:42]
      isZeroRemT_E <= _T_1062 @[DivSqrtRecF64_mulAddZ31.scala 747:22]
      skip @[DivSqrtRecF64_mulAddZ31.scala 745:19]
    node _T_1064 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 755:13]
    node _T_1065 = and(_T_1064, E_E_div) @[DivSqrtRecF64_mulAddZ31.scala 755:25]
    node _T_1067 = mux(_T_1065, exp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 755:12]
    node _T_1069 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 756:13]
    node _T_1071 = eq(E_E_div, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 756:28]
    node _T_1072 = and(_T_1069, _T_1071) @[DivSqrtRecF64_mulAddZ31.scala 756:25]
    node _T_1074 = mux(_T_1072, expP1_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 756:12]
    node _T_1075 = or(_T_1067, _T_1074) @[DivSqrtRecF64_mulAddZ31.scala 755:76]
    node _T_1076 = shr(exp_PC, 1) @[DivSqrtRecF64_mulAddZ31.scala 757:42]
    node _T_1078 = add(_T_1076, UInt<12>("h0400")) @[DivSqrtRecF64_mulAddZ31.scala 757:47]
    node _T_1079 = tail(_T_1078, 1) @[DivSqrtRecF64_mulAddZ31.scala 757:47]
    node _T_1081 = mux(sqrtOp_PC, _T_1079, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 757:12]
    node sExpX_E = or(_T_1075, _T_1081) @[DivSqrtRecF64_mulAddZ31.scala 756:76]
    node posExpX_E = bits(sExpX_E, 12, 0) @[DivSqrtRecF64_mulAddZ31.scala 759:28]
    node _T_1082 = not(posExpX_E) @[primitives.scala 50:21]
    node _T_1083 = bits(_T_1082, 12, 12) @[primitives.scala 56:25]
    node _T_1084 = bits(_T_1082, 11, 0) @[primitives.scala 57:26]
    node _T_1085 = bits(_T_1084, 11, 11) @[primitives.scala 56:25]
    node _T_1086 = bits(_T_1084, 10, 0) @[primitives.scala 57:26]
    node _T_1087 = bits(_T_1086, 10, 10) @[primitives.scala 56:25]
    node _T_1088 = bits(_T_1086, 9, 0) @[primitives.scala 57:26]
    node _T_1089 = bits(_T_1088, 9, 9) @[primitives.scala 56:25]
    node _T_1090 = bits(_T_1088, 8, 0) @[primitives.scala 57:26]
    node _T_1092 = bits(_T_1090, 8, 8) @[primitives.scala 56:25]
    node _T_1093 = bits(_T_1090, 7, 0) @[primitives.scala 57:26]
    node _T_1095 = bits(_T_1093, 7, 7) @[primitives.scala 56:25]
    node _T_1096 = bits(_T_1093, 6, 0) @[primitives.scala 57:26]
    node _T_1098 = bits(_T_1096, 6, 6) @[primitives.scala 56:25]
    node _T_1099 = bits(_T_1096, 5, 0) @[primitives.scala 57:26]
    node _T_1102 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_1099) @[primitives.scala 68:52]
    node _T_1103 = bits(_T_1102, 63, 14) @[primitives.scala 69:26]
    node _T_1104 = bits(_T_1103, 31, 0) @[Bitwise.scala 108:18]
    node _T_1107 = shl(UInt<16>("h0ffff"), 16) @[Bitwise.scala 101:47]
    node _T_1108 = xor(UInt<32>("h0ffffffff"), _T_1107) @[Bitwise.scala 101:21]
    node _T_1109 = shr(_T_1104, 16) @[Bitwise.scala 102:21]
    node _T_1110 = and(_T_1109, _T_1108) @[Bitwise.scala 102:31]
    node _T_1111 = bits(_T_1104, 15, 0) @[Bitwise.scala 102:46]
    node _T_1112 = shl(_T_1111, 16) @[Bitwise.scala 102:65]
    node _T_1113 = not(_T_1108) @[Bitwise.scala 102:77]
    node _T_1114 = and(_T_1112, _T_1113) @[Bitwise.scala 102:75]
    node _T_1115 = or(_T_1110, _T_1114) @[Bitwise.scala 102:39]
    node _T_1116 = bits(_T_1108, 23, 0) @[Bitwise.scala 101:28]
    node _T_1117 = shl(_T_1116, 8) @[Bitwise.scala 101:47]
    node _T_1118 = xor(_T_1108, _T_1117) @[Bitwise.scala 101:21]
    node _T_1119 = shr(_T_1115, 8) @[Bitwise.scala 102:21]
    node _T_1120 = and(_T_1119, _T_1118) @[Bitwise.scala 102:31]
    node _T_1121 = bits(_T_1115, 23, 0) @[Bitwise.scala 102:46]
    node _T_1122 = shl(_T_1121, 8) @[Bitwise.scala 102:65]
    node _T_1123 = not(_T_1118) @[Bitwise.scala 102:77]
    node _T_1124 = and(_T_1122, _T_1123) @[Bitwise.scala 102:75]
    node _T_1125 = or(_T_1120, _T_1124) @[Bitwise.scala 102:39]
    node _T_1126 = bits(_T_1118, 27, 0) @[Bitwise.scala 101:28]
    node _T_1127 = shl(_T_1126, 4) @[Bitwise.scala 101:47]
    node _T_1128 = xor(_T_1118, _T_1127) @[Bitwise.scala 101:21]
    node _T_1129 = shr(_T_1125, 4) @[Bitwise.scala 102:21]
    node _T_1130 = and(_T_1129, _T_1128) @[Bitwise.scala 102:31]
    node _T_1131 = bits(_T_1125, 27, 0) @[Bitwise.scala 102:46]
    node _T_1132 = shl(_T_1131, 4) @[Bitwise.scala 102:65]
    node _T_1133 = not(_T_1128) @[Bitwise.scala 102:77]
    node _T_1134 = and(_T_1132, _T_1133) @[Bitwise.scala 102:75]
    node _T_1135 = or(_T_1130, _T_1134) @[Bitwise.scala 102:39]
    node _T_1136 = bits(_T_1128, 29, 0) @[Bitwise.scala 101:28]
    node _T_1137 = shl(_T_1136, 2) @[Bitwise.scala 101:47]
    node _T_1138 = xor(_T_1128, _T_1137) @[Bitwise.scala 101:21]
    node _T_1139 = shr(_T_1135, 2) @[Bitwise.scala 102:21]
    node _T_1140 = and(_T_1139, _T_1138) @[Bitwise.scala 102:31]
    node _T_1141 = bits(_T_1135, 29, 0) @[Bitwise.scala 102:46]
    node _T_1142 = shl(_T_1141, 2) @[Bitwise.scala 102:65]
    node _T_1143 = not(_T_1138) @[Bitwise.scala 102:77]
    node _T_1144 = and(_T_1142, _T_1143) @[Bitwise.scala 102:75]
    node _T_1145 = or(_T_1140, _T_1144) @[Bitwise.scala 102:39]
    node _T_1146 = bits(_T_1138, 30, 0) @[Bitwise.scala 101:28]
    node _T_1147 = shl(_T_1146, 1) @[Bitwise.scala 101:47]
    node _T_1148 = xor(_T_1138, _T_1147) @[Bitwise.scala 101:21]
    node _T_1149 = shr(_T_1145, 1) @[Bitwise.scala 102:21]
    node _T_1150 = and(_T_1149, _T_1148) @[Bitwise.scala 102:31]
    node _T_1151 = bits(_T_1145, 30, 0) @[Bitwise.scala 102:46]
    node _T_1152 = shl(_T_1151, 1) @[Bitwise.scala 102:65]
    node _T_1153 = not(_T_1148) @[Bitwise.scala 102:77]
    node _T_1154 = and(_T_1152, _T_1153) @[Bitwise.scala 102:75]
    node _T_1155 = or(_T_1150, _T_1154) @[Bitwise.scala 102:39]
    node _T_1156 = bits(_T_1103, 49, 32) @[Bitwise.scala 108:44]
    node _T_1157 = bits(_T_1156, 15, 0) @[Bitwise.scala 108:18]
    node _T_1160 = shl(UInt<8>("h0ff"), 8) @[Bitwise.scala 101:47]
    node _T_1161 = xor(UInt<16>("h0ffff"), _T_1160) @[Bitwise.scala 101:21]
    node _T_1162 = shr(_T_1157, 8) @[Bitwise.scala 102:21]
    node _T_1163 = and(_T_1162, _T_1161) @[Bitwise.scala 102:31]
    node _T_1164 = bits(_T_1157, 7, 0) @[Bitwise.scala 102:46]
    node _T_1165 = shl(_T_1164, 8) @[Bitwise.scala 102:65]
    node _T_1166 = not(_T_1161) @[Bitwise.scala 102:77]
    node _T_1167 = and(_T_1165, _T_1166) @[Bitwise.scala 102:75]
    node _T_1168 = or(_T_1163, _T_1167) @[Bitwise.scala 102:39]
    node _T_1169 = bits(_T_1161, 11, 0) @[Bitwise.scala 101:28]
    node _T_1170 = shl(_T_1169, 4) @[Bitwise.scala 101:47]
    node _T_1171 = xor(_T_1161, _T_1170) @[Bitwise.scala 101:21]
    node _T_1172 = shr(_T_1168, 4) @[Bitwise.scala 102:21]
    node _T_1173 = and(_T_1172, _T_1171) @[Bitwise.scala 102:31]
    node _T_1174 = bits(_T_1168, 11, 0) @[Bitwise.scala 102:46]
    node _T_1175 = shl(_T_1174, 4) @[Bitwise.scala 102:65]
    node _T_1176 = not(_T_1171) @[Bitwise.scala 102:77]
    node _T_1177 = and(_T_1175, _T_1176) @[Bitwise.scala 102:75]
    node _T_1178 = or(_T_1173, _T_1177) @[Bitwise.scala 102:39]
    node _T_1179 = bits(_T_1171, 13, 0) @[Bitwise.scala 101:28]
    node _T_1180 = shl(_T_1179, 2) @[Bitwise.scala 101:47]
    node _T_1181 = xor(_T_1171, _T_1180) @[Bitwise.scala 101:21]
    node _T_1182 = shr(_T_1178, 2) @[Bitwise.scala 102:21]
    node _T_1183 = and(_T_1182, _T_1181) @[Bitwise.scala 102:31]
    node _T_1184 = bits(_T_1178, 13, 0) @[Bitwise.scala 102:46]
    node _T_1185 = shl(_T_1184, 2) @[Bitwise.scala 102:65]
    node _T_1186 = not(_T_1181) @[Bitwise.scala 102:77]
    node _T_1187 = and(_T_1185, _T_1186) @[Bitwise.scala 102:75]
    node _T_1188 = or(_T_1183, _T_1187) @[Bitwise.scala 102:39]
    node _T_1189 = bits(_T_1181, 14, 0) @[Bitwise.scala 101:28]
    node _T_1190 = shl(_T_1189, 1) @[Bitwise.scala 101:47]
    node _T_1191 = xor(_T_1181, _T_1190) @[Bitwise.scala 101:21]
    node _T_1192 = shr(_T_1188, 1) @[Bitwise.scala 102:21]
    node _T_1193 = and(_T_1192, _T_1191) @[Bitwise.scala 102:31]
    node _T_1194 = bits(_T_1188, 14, 0) @[Bitwise.scala 102:46]
    node _T_1195 = shl(_T_1194, 1) @[Bitwise.scala 102:65]
    node _T_1196 = not(_T_1191) @[Bitwise.scala 102:77]
    node _T_1197 = and(_T_1195, _T_1196) @[Bitwise.scala 102:75]
    node _T_1198 = or(_T_1193, _T_1197) @[Bitwise.scala 102:39]
    node _T_1199 = bits(_T_1156, 17, 16) @[Bitwise.scala 108:44]
    node _T_1200 = bits(_T_1199, 0, 0) @[Bitwise.scala 108:18]
    node _T_1201 = bits(_T_1199, 1, 1) @[Bitwise.scala 108:44]
    node _T_1202 = cat(_T_1200, _T_1201) @[Cat.scala 30:58]
    node _T_1203 = cat(_T_1198, _T_1202) @[Cat.scala 30:58]
    node _T_1204 = cat(_T_1155, _T_1203) @[Cat.scala 30:58]
    node _T_1205 = not(_T_1204) @[primitives.scala 65:36]
    node _T_1206 = mux(_T_1098, UInt<1>("h00"), _T_1205) @[primitives.scala 65:21]
    node _T_1207 = not(_T_1206) @[primitives.scala 65:17]
    node _T_1208 = not(_T_1207) @[primitives.scala 65:36]
    node _T_1209 = mux(_T_1095, UInt<1>("h00"), _T_1208) @[primitives.scala 65:21]
    node _T_1210 = not(_T_1209) @[primitives.scala 65:17]
    node _T_1211 = not(_T_1210) @[primitives.scala 65:36]
    node _T_1212 = mux(_T_1092, UInt<1>("h00"), _T_1211) @[primitives.scala 65:21]
    node _T_1213 = not(_T_1212) @[primitives.scala 65:17]
    node _T_1214 = not(_T_1213) @[primitives.scala 65:36]
    node _T_1215 = mux(_T_1089, UInt<1>("h00"), _T_1214) @[primitives.scala 65:21]
    node _T_1216 = not(_T_1215) @[primitives.scala 65:17]
    node _T_1218 = cat(_T_1216, UInt<3>("h07")) @[Cat.scala 30:58]
    node _T_1219 = bits(_T_1088, 9, 9) @[primitives.scala 56:25]
    node _T_1220 = bits(_T_1088, 8, 0) @[primitives.scala 57:26]
    node _T_1221 = bits(_T_1220, 8, 8) @[primitives.scala 56:25]
    node _T_1222 = bits(_T_1220, 7, 0) @[primitives.scala 57:26]
    node _T_1223 = bits(_T_1222, 7, 7) @[primitives.scala 56:25]
    node _T_1224 = bits(_T_1222, 6, 0) @[primitives.scala 57:26]
    node _T_1225 = bits(_T_1224, 6, 6) @[primitives.scala 56:25]
    node _T_1226 = bits(_T_1224, 5, 0) @[primitives.scala 57:26]
    node _T_1228 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_1226) @[primitives.scala 68:52]
    node _T_1229 = bits(_T_1228, 2, 0) @[primitives.scala 69:26]
    node _T_1230 = bits(_T_1229, 1, 0) @[Bitwise.scala 108:18]
    node _T_1231 = bits(_T_1230, 0, 0) @[Bitwise.scala 108:18]
    node _T_1232 = bits(_T_1230, 1, 1) @[Bitwise.scala 108:44]
    node _T_1233 = cat(_T_1231, _T_1232) @[Cat.scala 30:58]
    node _T_1234 = bits(_T_1229, 2, 2) @[Bitwise.scala 108:44]
    node _T_1235 = cat(_T_1233, _T_1234) @[Cat.scala 30:58]
    node _T_1237 = mux(_T_1225, _T_1235, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_1239 = mux(_T_1223, _T_1237, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_1241 = mux(_T_1221, _T_1239, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_1243 = mux(_T_1219, _T_1241, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_1244 = mux(_T_1087, _T_1218, _T_1243) @[primitives.scala 61:20]
    node _T_1246 = mux(_T_1085, _T_1244, UInt<1>("h00")) @[primitives.scala 59:20]
    node roundMask_E = mux(_T_1083, _T_1246, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_1249 = cat(UInt<1>("h00"), roundMask_E) @[Cat.scala 30:58]
    node _T_1250 = not(_T_1249) @[DivSqrtRecF64_mulAddZ31.scala 763:9]
    node _T_1252 = cat(roundMask_E, UInt<1>("h01")) @[Cat.scala 30:58]
    node incrPosMask_E = and(_T_1250, _T_1252) @[DivSqrtRecF64_mulAddZ31.scala 763:39]
    node _T_1253 = shr(incrPosMask_E, 1) @[DivSqrtRecF64_mulAddZ31.scala 765:51]
    node _T_1254 = and(sigT_E, _T_1253) @[DivSqrtRecF64_mulAddZ31.scala 765:36]
    node hiRoundPosBitT_E = neq(_T_1254, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 765:56]
    node _T_1256 = shr(roundMask_E, 1) @[DivSqrtRecF64_mulAddZ31.scala 766:55]
    node _T_1257 = and(sigT_E, _T_1256) @[DivSqrtRecF64_mulAddZ31.scala 766:42]
    node all0sHiRoundExtraT_E = eq(_T_1257, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 766:60]
    node _T_1259 = not(sigT_E) @[DivSqrtRecF64_mulAddZ31.scala 767:34]
    node _T_1260 = shr(roundMask_E, 1) @[DivSqrtRecF64_mulAddZ31.scala 767:55]
    node _T_1261 = and(_T_1259, _T_1260) @[DivSqrtRecF64_mulAddZ31.scala 767:42]
    node all1sHiRoundExtraT_E = eq(_T_1261, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 767:60]
    node _T_1263 = bits(roundMask_E, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 769:23]
    node _T_1265 = eq(_T_1263, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 769:10]
    node _T_1266 = or(_T_1265, hiRoundPosBitT_E) @[DivSqrtRecF64_mulAddZ31.scala 769:27]
    node all1sHiRoundT_E = and(_T_1266, all1sHiRoundExtraT_E) @[DivSqrtRecF64_mulAddZ31.scala 769:48]
    node _T_1268 = add(UInt<54>("h00"), sigT_E) @[DivSqrtRecF64_mulAddZ31.scala 773:33]
    node _T_1269 = tail(_T_1268, 1) @[DivSqrtRecF64_mulAddZ31.scala 773:33]
    node _T_1270 = add(_T_1269, roundMagUp_PC) @[DivSqrtRecF64_mulAddZ31.scala 773:42]
    node sigAdjT_E = tail(_T_1270, 1) @[DivSqrtRecF64_mulAddZ31.scala 773:42]
    node _T_1272 = not(roundMask_E) @[DivSqrtRecF64_mulAddZ31.scala 774:47]
    node _T_1273 = cat(UInt<1>("h01"), _T_1272) @[Cat.scala 30:58]
    node sigY0_E = and(sigAdjT_E, _T_1273) @[DivSqrtRecF64_mulAddZ31.scala 774:29]
    node _T_1275 = cat(UInt<1>("h00"), roundMask_E) @[Cat.scala 30:58]
    node _T_1276 = or(sigAdjT_E, _T_1275) @[DivSqrtRecF64_mulAddZ31.scala 775:30]
    node _T_1278 = add(_T_1276, UInt<1>("h01")) @[DivSqrtRecF64_mulAddZ31.scala 775:62]
    node sigY1_E = tail(_T_1278, 1) @[DivSqrtRecF64_mulAddZ31.scala 775:62]
    node _T_1280 = eq(isNegRemT_E, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 783:24]
    node _T_1282 = eq(isZeroRemT_E, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 783:41]
    node _T_1283 = and(_T_1280, _T_1282) @[DivSqrtRecF64_mulAddZ31.scala 783:38]
    node trueLtX_E1 = mux(sqrtOp_PC, _T_1283, isNegRemT_E) @[DivSqrtRecF64_mulAddZ31.scala 783:12]
    node _T_1284 = bits(roundMask_E, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 793:25]
    node _T_1286 = eq(trueLtX_E1, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 793:32]
    node _T_1287 = and(_T_1284, _T_1286) @[DivSqrtRecF64_mulAddZ31.scala 793:29]
    node _T_1288 = and(_T_1287, all1sHiRoundExtraT_E) @[DivSqrtRecF64_mulAddZ31.scala 793:45]
    node _T_1289 = and(_T_1288, extraT_E) @[DivSqrtRecF64_mulAddZ31.scala 793:69]
    node hiRoundPosBit_E1 = xor(hiRoundPosBitT_E, _T_1289) @[DivSqrtRecF64_mulAddZ31.scala 792:26]
    node _T_1291 = eq(isZeroRemT_E, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 795:28]
    node _T_1293 = eq(extraT_E, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 795:44]
    node _T_1294 = or(_T_1291, _T_1293) @[DivSqrtRecF64_mulAddZ31.scala 795:41]
    node _T_1296 = eq(all1sHiRoundExtraT_E, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 795:58]
    node anyRoundExtra_E1 = or(_T_1294, _T_1296) @[DivSqrtRecF64_mulAddZ31.scala 795:55]
    node _T_1297 = and(roundingMode_near_even_PC, hiRoundPosBit_E1) @[DivSqrtRecF64_mulAddZ31.scala 797:39]
    node _T_1299 = eq(anyRoundExtra_E1, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 798:17]
    node _T_1300 = and(_T_1297, _T_1299) @[DivSqrtRecF64_mulAddZ31.scala 797:59]
    node roundEvenMask_E1 = mux(_T_1300, incrPosMask_E, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 797:12]
    node _T_1302 = and(roundMagDown_PC, extraT_E) @[DivSqrtRecF64_mulAddZ31.scala 804:30]
    node _T_1304 = eq(trueLtX_E1, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 804:45]
    node _T_1305 = and(_T_1302, _T_1304) @[DivSqrtRecF64_mulAddZ31.scala 804:42]
    node _T_1306 = and(_T_1305, all1sHiRoundT_E) @[DivSqrtRecF64_mulAddZ31.scala 804:58]
    node _T_1308 = eq(trueLtX_E1, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 806:32]
    node _T_1309 = and(extraT_E, _T_1308) @[DivSqrtRecF64_mulAddZ31.scala 806:29]
    node _T_1311 = eq(isZeroRemT_E, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 806:48]
    node _T_1312 = and(_T_1309, _T_1311) @[DivSqrtRecF64_mulAddZ31.scala 806:45]
    node _T_1314 = eq(all1sHiRoundT_E, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 807:23]
    node _T_1315 = or(_T_1312, _T_1314) @[DivSqrtRecF64_mulAddZ31.scala 806:62]
    node _T_1316 = and(roundMagUp_PC, _T_1315) @[DivSqrtRecF64_mulAddZ31.scala 805:28]
    node _T_1317 = or(_T_1306, _T_1316) @[DivSqrtRecF64_mulAddZ31.scala 804:78]
    node _T_1319 = eq(trueLtX_E1, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 810:37]
    node _T_1320 = or(extraT_E, _T_1319) @[DivSqrtRecF64_mulAddZ31.scala 810:34]
    node _T_1321 = bits(roundMask_E, 0, 0) @[DivSqrtRecF64_mulAddZ31.scala 810:67]
    node _T_1323 = eq(_T_1321, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 810:54]
    node _T_1324 = and(_T_1320, _T_1323) @[DivSqrtRecF64_mulAddZ31.scala 810:51]
    node _T_1325 = or(hiRoundPosBitT_E, _T_1324) @[DivSqrtRecF64_mulAddZ31.scala 809:36]
    node _T_1327 = eq(trueLtX_E1, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 811:36]
    node _T_1328 = and(extraT_E, _T_1327) @[DivSqrtRecF64_mulAddZ31.scala 811:33]
    node _T_1329 = and(_T_1328, all1sHiRoundExtraT_E) @[DivSqrtRecF64_mulAddZ31.scala 811:49]
    node _T_1330 = or(_T_1325, _T_1329) @[DivSqrtRecF64_mulAddZ31.scala 810:72]
    node _T_1331 = and(roundingMode_near_even_PC, _T_1330) @[DivSqrtRecF64_mulAddZ31.scala 808:40]
    node _T_1332 = or(_T_1317, _T_1331) @[DivSqrtRecF64_mulAddZ31.scala 807:43]
    node _T_1333 = mux(_T_1332, sigY1_E, sigY0_E) @[DivSqrtRecF64_mulAddZ31.scala 804:12]
    node _T_1334 = not(roundEvenMask_E1) @[DivSqrtRecF64_mulAddZ31.scala 814:13]
    node sigY_E1 = and(_T_1333, _T_1334) @[DivSqrtRecF64_mulAddZ31.scala 814:11]
    node fractY_E1 = bits(sigY_E1, 51, 0) @[DivSqrtRecF64_mulAddZ31.scala 815:28]
    node inexactY_E1 = or(hiRoundPosBit_E1, anyRoundExtra_E1) @[DivSqrtRecF64_mulAddZ31.scala 816:40]
    node _T_1335 = bits(sigY_E1, 53, 53) @[DivSqrtRecF64_mulAddZ31.scala 818:22]
    node _T_1337 = eq(_T_1335, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 818:13]
    node _T_1339 = mux(_T_1337, sExpX_E, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 818:12]
    node _T_1340 = bits(sigY_E1, 53, 53) @[DivSqrtRecF64_mulAddZ31.scala 819:20]
    node _T_1342 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 819:28]
    node _T_1343 = and(_T_1340, _T_1342) @[DivSqrtRecF64_mulAddZ31.scala 819:25]
    node _T_1344 = and(_T_1343, E_E_div) @[DivSqrtRecF64_mulAddZ31.scala 819:40]
    node _T_1346 = mux(_T_1344, expP1_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 819:12]
    node _T_1347 = or(_T_1339, _T_1346) @[DivSqrtRecF64_mulAddZ31.scala 818:73]
    node _T_1348 = bits(sigY_E1, 53, 53) @[DivSqrtRecF64_mulAddZ31.scala 820:20]
    node _T_1350 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 820:28]
    node _T_1351 = and(_T_1348, _T_1350) @[DivSqrtRecF64_mulAddZ31.scala 820:25]
    node _T_1353 = eq(E_E_div, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 820:43]
    node _T_1354 = and(_T_1351, _T_1353) @[DivSqrtRecF64_mulAddZ31.scala 820:40]
    node _T_1356 = mux(_T_1354, expP2_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 820:12]
    node _T_1357 = or(_T_1347, _T_1356) @[DivSqrtRecF64_mulAddZ31.scala 819:73]
    node _T_1358 = bits(sigY_E1, 53, 53) @[DivSqrtRecF64_mulAddZ31.scala 821:20]
    node _T_1359 = and(_T_1358, sqrtOp_PC) @[DivSqrtRecF64_mulAddZ31.scala 821:25]
    node _T_1360 = shr(expP2_PC, 1) @[DivSqrtRecF64_mulAddZ31.scala 822:22]
    node _T_1362 = add(_T_1360, UInt<12>("h0400")) @[DivSqrtRecF64_mulAddZ31.scala 822:27]
    node _T_1363 = tail(_T_1362, 1) @[DivSqrtRecF64_mulAddZ31.scala 822:27]
    node _T_1365 = mux(_T_1359, _T_1363, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 821:12]
    node sExpY_E1 = or(_T_1357, _T_1365) @[DivSqrtRecF64_mulAddZ31.scala 820:73]
    node expY_E1 = bits(sExpY_E1, 11, 0) @[DivSqrtRecF64_mulAddZ31.scala 825:27]
    node _T_1366 = bits(sExpY_E1, 13, 13) @[DivSqrtRecF64_mulAddZ31.scala 827:34]
    node _T_1368 = eq(_T_1366, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 827:24]
    node _T_1370 = bits(sExpY_E1, 12, 10) @[DivSqrtRecF64_mulAddZ31.scala 827:70]
    node _T_1371 = leq(UInt<3>("h03"), _T_1370) @[DivSqrtRecF64_mulAddZ31.scala 827:59]
    node overflowY_E1 = and(_T_1368, _T_1371) @[DivSqrtRecF64_mulAddZ31.scala 827:39]
    node _T_1372 = bits(sExpY_E1, 13, 13) @[DivSqrtRecF64_mulAddZ31.scala 830:17]
    node _T_1373 = bits(sExpY_E1, 12, 0) @[DivSqrtRecF64_mulAddZ31.scala 830:34]
    node _T_1375 = lt(_T_1373, UInt<13>("h03ce")) @[DivSqrtRecF64_mulAddZ31.scala 830:42]
    node totalUnderflowY_E1 = or(_T_1372, _T_1375) @[DivSqrtRecF64_mulAddZ31.scala 830:22]
    node _T_1377 = leq(posExpX_E, UInt<13>("h0401")) @[DivSqrtRecF64_mulAddZ31.scala 833:25]
    node _T_1378 = and(_T_1377, inexactY_E1) @[DivSqrtRecF64_mulAddZ31.scala 833:56]
    node underflowY_E1 = or(totalUnderflowY_E1, _T_1378) @[DivSqrtRecF64_mulAddZ31.scala 832:28]
    node _T_1380 = eq(isNaNB_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 839:13]
    node _T_1382 = eq(isZeroB_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 839:28]
    node _T_1383 = and(_T_1380, _T_1382) @[DivSqrtRecF64_mulAddZ31.scala 839:25]
    node _T_1384 = and(_T_1383, sign_PC) @[DivSqrtRecF64_mulAddZ31.scala 839:41]
    node _T_1385 = and(isZeroA_PC, isZeroB_PC) @[DivSqrtRecF64_mulAddZ31.scala 840:25]
    node _T_1386 = and(isInfA_PC, isInfB_PC) @[DivSqrtRecF64_mulAddZ31.scala 840:54]
    node _T_1387 = or(_T_1385, _T_1386) @[DivSqrtRecF64_mulAddZ31.scala 840:40]
    node notSigNaN_invalid_PC = mux(sqrtOp_PC, _T_1384, _T_1387) @[DivSqrtRecF64_mulAddZ31.scala 838:12]
    node _T_1389 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 843:10]
    node _T_1390 = and(_T_1389, isSigNaNA_PC) @[DivSqrtRecF64_mulAddZ31.scala 843:22]
    node _T_1391 = or(_T_1390, isSigNaNB_PC) @[DivSqrtRecF64_mulAddZ31.scala 843:39]
    node invalid_PC = or(_T_1391, notSigNaN_invalid_PC) @[DivSqrtRecF64_mulAddZ31.scala 843:55]
    node _T_1393 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 845:9]
    node _T_1395 = eq(isSpecialA_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 845:24]
    node _T_1396 = and(_T_1393, _T_1395) @[DivSqrtRecF64_mulAddZ31.scala 845:21]
    node _T_1398 = eq(isZeroA_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 845:43]
    node _T_1399 = and(_T_1396, _T_1398) @[DivSqrtRecF64_mulAddZ31.scala 845:40]
    node infinity_PC = and(_T_1399, isZeroB_PC) @[DivSqrtRecF64_mulAddZ31.scala 845:56]
    node overflow_E1 = and(normalCase_PC, overflowY_E1) @[DivSqrtRecF64_mulAddZ31.scala 847:37]
    node underflow_E1 = and(normalCase_PC, underflowY_E1) @[DivSqrtRecF64_mulAddZ31.scala 848:38]
    node _T_1400 = or(overflow_E1, underflow_E1) @[DivSqrtRecF64_mulAddZ31.scala 852:21]
    node _T_1401 = and(normalCase_PC, inexactY_E1) @[DivSqrtRecF64_mulAddZ31.scala 852:55]
    node inexact_E1 = or(_T_1400, _T_1401) @[DivSqrtRecF64_mulAddZ31.scala 852:37]
    node _T_1402 = or(isZeroA_PC, isInfB_PC) @[DivSqrtRecF64_mulAddZ31.scala 857:24]
    node _T_1404 = eq(roundMagUp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 857:63]
    node _T_1405 = and(totalUnderflowY_E1, _T_1404) @[DivSqrtRecF64_mulAddZ31.scala 857:60]
    node _T_1406 = or(_T_1402, _T_1405) @[DivSqrtRecF64_mulAddZ31.scala 857:37]
    node notSpecial_isZeroOut_E1 = mux(sqrtOp_PC, isZeroB_PC, _T_1406) @[DivSqrtRecF64_mulAddZ31.scala 855:12]
    node _T_1407 = and(normalCase_PC, totalUnderflowY_E1) @[DivSqrtRecF64_mulAddZ31.scala 860:23]
    node pegMinFiniteMagOut_E1 = and(_T_1407, roundMagUp_PC) @[DivSqrtRecF64_mulAddZ31.scala 860:45]
    node _T_1409 = eq(overflowY_roundMagUp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 861:48]
    node pegMaxFiniteMagOut_E1 = and(overflow_E1, _T_1409) @[DivSqrtRecF64_mulAddZ31.scala 861:45]
    node _T_1410 = or(isInfA_PC, isZeroB_PC) @[DivSqrtRecF64_mulAddZ31.scala 865:23]
    node _T_1411 = and(overflow_E1, overflowY_roundMagUp_PC) @[DivSqrtRecF64_mulAddZ31.scala 865:53]
    node _T_1412 = or(_T_1410, _T_1411) @[DivSqrtRecF64_mulAddZ31.scala 865:37]
    node notNaN_isInfOut_E1 = mux(sqrtOp_PC, isInfB_PC, _T_1412) @[DivSqrtRecF64_mulAddZ31.scala 863:12]
    node _T_1414 = eq(sqrtOp_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 868:10]
    node _T_1415 = and(_T_1414, isNaNA_PC) @[DivSqrtRecF64_mulAddZ31.scala 868:22]
    node _T_1416 = or(_T_1415, isNaNB_PC) @[DivSqrtRecF64_mulAddZ31.scala 868:36]
    node isNaNOut_PC = or(_T_1416, notSigNaN_invalid_PC) @[DivSqrtRecF64_mulAddZ31.scala 868:49]
    node _T_1418 = eq(isNaNOut_PC, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 871:9]
    node _T_1419 = and(isZeroB_PC, sign_PC) @[DivSqrtRecF64_mulAddZ31.scala 871:52]
    node _T_1420 = mux(sqrtOp_PC, _T_1419, sign_PC) @[DivSqrtRecF64_mulAddZ31.scala 871:29]
    node signOut_PC = and(_T_1418, _T_1420) @[DivSqrtRecF64_mulAddZ31.scala 871:23]
    node _T_1422 = not(UInt<12>("h01ff")) @[DivSqrtRecF64_mulAddZ31.scala 875:19]
    node _T_1424 = mux(notSpecial_isZeroOut_E1, _T_1422, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 874:18]
    node _T_1425 = not(_T_1424) @[DivSqrtRecF64_mulAddZ31.scala 874:14]
    node _T_1426 = and(expY_E1, _T_1425) @[DivSqrtRecF64_mulAddZ31.scala 873:18]
    node _T_1428 = not(UInt<12>("h03ce")) @[DivSqrtRecF64_mulAddZ31.scala 879:19]
    node _T_1430 = mux(pegMinFiniteMagOut_E1, _T_1428, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 878:18]
    node _T_1431 = not(_T_1430) @[DivSqrtRecF64_mulAddZ31.scala 878:14]
    node _T_1432 = and(_T_1426, _T_1431) @[DivSqrtRecF64_mulAddZ31.scala 877:16]
    node _T_1434 = not(UInt<12>("h0bff")) @[DivSqrtRecF64_mulAddZ31.scala 883:19]
    node _T_1436 = mux(pegMaxFiniteMagOut_E1, _T_1434, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 882:18]
    node _T_1437 = not(_T_1436) @[DivSqrtRecF64_mulAddZ31.scala 882:14]
    node _T_1438 = and(_T_1432, _T_1437) @[DivSqrtRecF64_mulAddZ31.scala 881:16]
    node _T_1440 = not(UInt<12>("h0dff")) @[DivSqrtRecF64_mulAddZ31.scala 887:19]
    node _T_1442 = mux(notNaN_isInfOut_E1, _T_1440, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 886:18]
    node _T_1443 = not(_T_1442) @[DivSqrtRecF64_mulAddZ31.scala 886:14]
    node _T_1444 = and(_T_1438, _T_1443) @[DivSqrtRecF64_mulAddZ31.scala 885:16]
    node _T_1447 = mux(pegMinFiniteMagOut_E1, UInt<12>("h03ce"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 890:16]
    node _T_1448 = or(_T_1444, _T_1447) @[DivSqrtRecF64_mulAddZ31.scala 889:17]
    node _T_1451 = mux(pegMaxFiniteMagOut_E1, UInt<12>("h0bff"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 891:16]
    node _T_1452 = or(_T_1448, _T_1451) @[DivSqrtRecF64_mulAddZ31.scala 890:76]
    node _T_1455 = mux(notNaN_isInfOut_E1, UInt<12>("h0c00"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 892:16]
    node _T_1456 = or(_T_1452, _T_1455) @[DivSqrtRecF64_mulAddZ31.scala 891:76]
    node _T_1459 = mux(isNaNOut_PC, UInt<12>("h0e00"), UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 893:16]
    node expOut_E1 = or(_T_1456, _T_1459) @[DivSqrtRecF64_mulAddZ31.scala 892:76]
    node _T_1460 = or(notSpecial_isZeroOut_E1, totalUnderflowY_E1) @[DivSqrtRecF64_mulAddZ31.scala 895:37]
    node _T_1461 = or(_T_1460, isNaNOut_PC) @[DivSqrtRecF64_mulAddZ31.scala 895:59]
    node _T_1463 = shl(UInt<1>("h01"), 51) @[DivSqrtRecF64_mulAddZ31.scala 896:37]
    node _T_1465 = mux(isNaNOut_PC, _T_1463, UInt<1>("h00")) @[DivSqrtRecF64_mulAddZ31.scala 896:16]
    node _T_1466 = mux(_T_1461, _T_1465, fractY_E1) @[DivSqrtRecF64_mulAddZ31.scala 895:12]
    node _T_1467 = bits(pegMaxFiniteMagOut_E1, 0, 0) @[Bitwise.scala 71:15]
    node _T_1470 = mux(_T_1467, UInt<52>("h0fffffffffffff"), UInt<52>("h00")) @[Bitwise.scala 71:12]
    node fractOut_E1 = or(_T_1466, _T_1470) @[DivSqrtRecF64_mulAddZ31.scala 898:11]
    node _T_1471 = cat(signOut_PC, expOut_E1) @[Cat.scala 30:58]
    node _T_1472 = cat(_T_1471, fractOut_E1) @[Cat.scala 30:58]
    io.out <= _T_1472 @[DivSqrtRecF64_mulAddZ31.scala 900:12]
    node _T_1473 = cat(underflow_E1, inexact_E1) @[Cat.scala 30:58]
    node _T_1474 = cat(invalid_PC, infinity_PC) @[Cat.scala 30:58]
    node _T_1475 = cat(_T_1474, overflow_E1) @[Cat.scala 30:58]
    node _T_1476 = cat(_T_1475, _T_1473) @[Cat.scala 30:58]
    io.exceptionFlags <= _T_1476 @[DivSqrtRecF64_mulAddZ31.scala 902:23]
    
  module Mul54 : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip val_s0 : UInt<1>, flip latch_a_s0 : UInt<1>, flip a_s0 : UInt<54>, flip latch_b_s0 : UInt<1>, flip b_s0 : UInt<54>, flip c_s2 : UInt<105>, result_s3 : UInt<105>}
    
    io is invalid
    io is invalid
    reg val_s1 : UInt<1>, clock @[DivSqrtRecF64.scala 96:21]
    reg val_s2 : UInt<1>, clock @[DivSqrtRecF64.scala 97:21]
    reg reg_a_s1 : UInt<54>, clock @[DivSqrtRecF64.scala 98:23]
    reg reg_b_s1 : UInt<54>, clock @[DivSqrtRecF64.scala 99:23]
    reg reg_a_s2 : UInt<54>, clock @[DivSqrtRecF64.scala 100:23]
    reg reg_b_s2 : UInt<54>, clock @[DivSqrtRecF64.scala 101:23]
    reg reg_result_s3 : UInt<105>, clock @[DivSqrtRecF64.scala 102:28]
    val_s1 <= io.val_s0 @[DivSqrtRecF64.scala 104:12]
    val_s2 <= val_s1 @[DivSqrtRecF64.scala 105:12]
    when io.val_s0 : @[DivSqrtRecF64.scala 107:22]
      when io.latch_a_s0 : @[DivSqrtRecF64.scala 108:30]
        reg_a_s1 <= io.a_s0 @[DivSqrtRecF64.scala 109:22]
        skip @[DivSqrtRecF64.scala 108:30]
      when io.latch_b_s0 : @[DivSqrtRecF64.scala 111:30]
        reg_b_s1 <= io.b_s0 @[DivSqrtRecF64.scala 112:22]
        skip @[DivSqrtRecF64.scala 111:30]
      skip @[DivSqrtRecF64.scala 107:22]
    when val_s1 : @[DivSqrtRecF64.scala 116:19]
      reg_a_s2 <= reg_a_s1 @[DivSqrtRecF64.scala 117:18]
      reg_b_s2 <= reg_b_s1 @[DivSqrtRecF64.scala 118:18]
      skip @[DivSqrtRecF64.scala 116:19]
    when val_s2 : @[DivSqrtRecF64.scala 121:19]
      node _T_23 = mul(reg_a_s2, reg_b_s2) @[DivSqrtRecF64.scala 122:36]
      node _T_24 = bits(_T_23, 104, 0) @[DivSqrtRecF64.scala 122:47]
      node _T_25 = add(_T_24, io.c_s2) @[DivSqrtRecF64.scala 122:55]
      node _T_26 = tail(_T_25, 1) @[DivSqrtRecF64.scala 122:55]
      reg_result_s3 <= _T_26 @[DivSqrtRecF64.scala 122:23]
      skip @[DivSqrtRecF64.scala 121:19]
    io.result_s3 <= reg_result_s3 @[DivSqrtRecF64.scala 125:18]
    
  module RoundRawFNToRecFN_1 : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip invalidExc : UInt<1>, flip infiniteExc : UInt<1>, flip in : {sign : UInt<1>, isNaN : UInt<1>, isInf : UInt<1>, isZero : UInt<1>, sExp : SInt<10>, sig : UInt<27>}, flip roundingMode : UInt<2>, out : UInt<33>, exceptionFlags : UInt<5>}
    
    io is invalid
    io is invalid
    node roundingMode_nearest_even = eq(io.roundingMode, UInt<2>("h00")) @[RoundRawFNToRecFN.scala 88:54]
    node roundingMode_minMag = eq(io.roundingMode, UInt<2>("h01")) @[RoundRawFNToRecFN.scala 89:54]
    node roundingMode_min = eq(io.roundingMode, UInt<2>("h02")) @[RoundRawFNToRecFN.scala 90:54]
    node roundingMode_max = eq(io.roundingMode, UInt<2>("h03")) @[RoundRawFNToRecFN.scala 91:54]
    node _T_26 = and(roundingMode_min, io.in.sign) @[RoundRawFNToRecFN.scala 94:27]
    node _T_28 = eq(io.in.sign, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 94:66]
    node _T_29 = and(roundingMode_max, _T_28) @[RoundRawFNToRecFN.scala 94:63]
    node roundMagUp = or(_T_26, _T_29) @[RoundRawFNToRecFN.scala 94:42]
    node doShiftSigDown1 = bits(io.in.sig, 26, 26) @[RoundRawFNToRecFN.scala 98:36]
    node isNegExp = lt(io.in.sExp, asSInt(UInt<1>("h00"))) @[RoundRawFNToRecFN.scala 99:32]
    node _T_31 = bits(isNegExp, 0, 0) @[Bitwise.scala 71:15]
    node _T_34 = mux(_T_31, UInt<25>("h01ffffff"), UInt<25>("h00")) @[Bitwise.scala 71:12]
    node _T_35 = bits(io.in.sExp, 8, 0) @[RoundRawFNToRecFN.scala 103:31]
    node _T_36 = not(_T_35) @[primitives.scala 50:21]
    node _T_37 = bits(_T_36, 8, 8) @[primitives.scala 56:25]
    node _T_38 = bits(_T_36, 7, 0) @[primitives.scala 57:26]
    node _T_39 = bits(_T_38, 7, 7) @[primitives.scala 56:25]
    node _T_40 = bits(_T_38, 6, 0) @[primitives.scala 57:26]
    node _T_41 = bits(_T_40, 6, 6) @[primitives.scala 56:25]
    node _T_42 = bits(_T_40, 5, 0) @[primitives.scala 57:26]
    node _T_45 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_42) @[primitives.scala 68:52]
    node _T_46 = bits(_T_45, 63, 42) @[primitives.scala 69:26]
    node _T_47 = bits(_T_46, 15, 0) @[Bitwise.scala 108:18]
    node _T_50 = shl(UInt<8>("h0ff"), 8) @[Bitwise.scala 101:47]
    node _T_51 = xor(UInt<16>("h0ffff"), _T_50) @[Bitwise.scala 101:21]
    node _T_52 = shr(_T_47, 8) @[Bitwise.scala 102:21]
    node _T_53 = and(_T_52, _T_51) @[Bitwise.scala 102:31]
    node _T_54 = bits(_T_47, 7, 0) @[Bitwise.scala 102:46]
    node _T_55 = shl(_T_54, 8) @[Bitwise.scala 102:65]
    node _T_56 = not(_T_51) @[Bitwise.scala 102:77]
    node _T_57 = and(_T_55, _T_56) @[Bitwise.scala 102:75]
    node _T_58 = or(_T_53, _T_57) @[Bitwise.scala 102:39]
    node _T_59 = bits(_T_51, 11, 0) @[Bitwise.scala 101:28]
    node _T_60 = shl(_T_59, 4) @[Bitwise.scala 101:47]
    node _T_61 = xor(_T_51, _T_60) @[Bitwise.scala 101:21]
    node _T_62 = shr(_T_58, 4) @[Bitwise.scala 102:21]
    node _T_63 = and(_T_62, _T_61) @[Bitwise.scala 102:31]
    node _T_64 = bits(_T_58, 11, 0) @[Bitwise.scala 102:46]
    node _T_65 = shl(_T_64, 4) @[Bitwise.scala 102:65]
    node _T_66 = not(_T_61) @[Bitwise.scala 102:77]
    node _T_67 = and(_T_65, _T_66) @[Bitwise.scala 102:75]
    node _T_68 = or(_T_63, _T_67) @[Bitwise.scala 102:39]
    node _T_69 = bits(_T_61, 13, 0) @[Bitwise.scala 101:28]
    node _T_70 = shl(_T_69, 2) @[Bitwise.scala 101:47]
    node _T_71 = xor(_T_61, _T_70) @[Bitwise.scala 101:21]
    node _T_72 = shr(_T_68, 2) @[Bitwise.scala 102:21]
    node _T_73 = and(_T_72, _T_71) @[Bitwise.scala 102:31]
    node _T_74 = bits(_T_68, 13, 0) @[Bitwise.scala 102:46]
    node _T_75 = shl(_T_74, 2) @[Bitwise.scala 102:65]
    node _T_76 = not(_T_71) @[Bitwise.scala 102:77]
    node _T_77 = and(_T_75, _T_76) @[Bitwise.scala 102:75]
    node _T_78 = or(_T_73, _T_77) @[Bitwise.scala 102:39]
    node _T_79 = bits(_T_71, 14, 0) @[Bitwise.scala 101:28]
    node _T_80 = shl(_T_79, 1) @[Bitwise.scala 101:47]
    node _T_81 = xor(_T_71, _T_80) @[Bitwise.scala 101:21]
    node _T_82 = shr(_T_78, 1) @[Bitwise.scala 102:21]
    node _T_83 = and(_T_82, _T_81) @[Bitwise.scala 102:31]
    node _T_84 = bits(_T_78, 14, 0) @[Bitwise.scala 102:46]
    node _T_85 = shl(_T_84, 1) @[Bitwise.scala 102:65]
    node _T_86 = not(_T_81) @[Bitwise.scala 102:77]
    node _T_87 = and(_T_85, _T_86) @[Bitwise.scala 102:75]
    node _T_88 = or(_T_83, _T_87) @[Bitwise.scala 102:39]
    node _T_89 = bits(_T_46, 21, 16) @[Bitwise.scala 108:44]
    node _T_90 = bits(_T_89, 3, 0) @[Bitwise.scala 108:18]
    node _T_91 = bits(_T_90, 1, 0) @[Bitwise.scala 108:18]
    node _T_92 = bits(_T_91, 0, 0) @[Bitwise.scala 108:18]
    node _T_93 = bits(_T_91, 1, 1) @[Bitwise.scala 108:44]
    node _T_94 = cat(_T_92, _T_93) @[Cat.scala 30:58]
    node _T_95 = bits(_T_90, 3, 2) @[Bitwise.scala 108:44]
    node _T_96 = bits(_T_95, 0, 0) @[Bitwise.scala 108:18]
    node _T_97 = bits(_T_95, 1, 1) @[Bitwise.scala 108:44]
    node _T_98 = cat(_T_96, _T_97) @[Cat.scala 30:58]
    node _T_99 = cat(_T_94, _T_98) @[Cat.scala 30:58]
    node _T_100 = bits(_T_89, 5, 4) @[Bitwise.scala 108:44]
    node _T_101 = bits(_T_100, 0, 0) @[Bitwise.scala 108:18]
    node _T_102 = bits(_T_100, 1, 1) @[Bitwise.scala 108:44]
    node _T_103 = cat(_T_101, _T_102) @[Cat.scala 30:58]
    node _T_104 = cat(_T_99, _T_103) @[Cat.scala 30:58]
    node _T_105 = cat(_T_88, _T_104) @[Cat.scala 30:58]
    node _T_106 = not(_T_105) @[primitives.scala 65:36]
    node _T_107 = mux(_T_41, UInt<1>("h00"), _T_106) @[primitives.scala 65:21]
    node _T_108 = not(_T_107) @[primitives.scala 65:17]
    node _T_110 = cat(_T_108, UInt<3>("h07")) @[Cat.scala 30:58]
    node _T_111 = bits(_T_40, 6, 6) @[primitives.scala 56:25]
    node _T_112 = bits(_T_40, 5, 0) @[primitives.scala 57:26]
    node _T_114 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_112) @[primitives.scala 68:52]
    node _T_115 = bits(_T_114, 2, 0) @[primitives.scala 69:26]
    node _T_116 = bits(_T_115, 1, 0) @[Bitwise.scala 108:18]
    node _T_117 = bits(_T_116, 0, 0) @[Bitwise.scala 108:18]
    node _T_118 = bits(_T_116, 1, 1) @[Bitwise.scala 108:44]
    node _T_119 = cat(_T_117, _T_118) @[Cat.scala 30:58]
    node _T_120 = bits(_T_115, 2, 2) @[Bitwise.scala 108:44]
    node _T_121 = cat(_T_119, _T_120) @[Cat.scala 30:58]
    node _T_123 = mux(_T_111, _T_121, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_124 = mux(_T_39, _T_110, _T_123) @[primitives.scala 61:20]
    node _T_126 = mux(_T_37, _T_124, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_127 = or(_T_34, _T_126) @[RoundRawFNToRecFN.scala 101:42]
    node _T_128 = or(_T_127, doShiftSigDown1) @[RoundRawFNToRecFN.scala 106:19]
    node roundMask = cat(_T_128, UInt<2>("h03")) @[Cat.scala 30:58]
    node _T_130 = cat(isNegExp, roundMask) @[Cat.scala 30:58]
    node shiftedRoundMask = shr(_T_130, 1) @[RoundRawFNToRecFN.scala 109:52]
    node _T_131 = not(shiftedRoundMask) @[RoundRawFNToRecFN.scala 110:24]
    node roundPosMask = and(_T_131, roundMask) @[RoundRawFNToRecFN.scala 110:42]
    node _T_132 = and(io.in.sig, roundPosMask) @[RoundRawFNToRecFN.scala 111:34]
    node roundPosBit = neq(_T_132, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 111:50]
    node _T_134 = and(io.in.sig, shiftedRoundMask) @[RoundRawFNToRecFN.scala 112:36]
    node anyRoundExtra = neq(_T_134, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 112:56]
    node anyRound = or(roundPosBit, anyRoundExtra) @[RoundRawFNToRecFN.scala 113:32]
    node _T_136 = and(roundingMode_nearest_even, roundPosBit) @[RoundRawFNToRecFN.scala 116:40]
    node _T_137 = and(roundMagUp, anyRound) @[RoundRawFNToRecFN.scala 117:29]
    node _T_138 = or(_T_136, _T_137) @[RoundRawFNToRecFN.scala 116:56]
    node _T_139 = or(io.in.sig, roundMask) @[RoundRawFNToRecFN.scala 118:26]
    node _T_140 = shr(_T_139, 2) @[RoundRawFNToRecFN.scala 118:38]
    node _T_142 = add(_T_140, UInt<1>("h01")) @[RoundRawFNToRecFN.scala 118:43]
    node _T_143 = and(roundingMode_nearest_even, roundPosBit) @[RoundRawFNToRecFN.scala 119:48]
    node _T_145 = eq(anyRoundExtra, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 120:26]
    node _T_146 = and(_T_143, _T_145) @[RoundRawFNToRecFN.scala 119:63]
    node _T_147 = shr(roundMask, 1) @[RoundRawFNToRecFN.scala 121:31]
    node _T_149 = mux(_T_146, _T_147, UInt<26>("h00")) @[RoundRawFNToRecFN.scala 119:21]
    node _T_150 = not(_T_149) @[RoundRawFNToRecFN.scala 119:17]
    node _T_151 = and(_T_142, _T_150) @[RoundRawFNToRecFN.scala 118:55]
    node _T_152 = not(roundMask) @[RoundRawFNToRecFN.scala 124:26]
    node _T_153 = and(io.in.sig, _T_152) @[RoundRawFNToRecFN.scala 124:24]
    node _T_154 = shr(_T_153, 2) @[RoundRawFNToRecFN.scala 124:37]
    node roundedSig = mux(_T_138, _T_151, _T_154) @[RoundRawFNToRecFN.scala 116:12]
    node _T_155 = shr(roundedSig, 24) @[RoundRawFNToRecFN.scala 127:48]
    node _T_156 = cvt(_T_155) @[RoundRawFNToRecFN.scala 127:60]
    node sRoundedExp = add(io.in.sExp, _T_156) @[RoundRawFNToRecFN.scala 127:34]
    node common_expOut = bits(sRoundedExp, 8, 0) @[RoundRawFNToRecFN.scala 129:36]
    node _T_157 = bits(roundedSig, 23, 1) @[RoundRawFNToRecFN.scala 132:23]
    node _T_158 = bits(roundedSig, 22, 0) @[RoundRawFNToRecFN.scala 133:23]
    node common_fractOut = mux(doShiftSigDown1, _T_157, _T_158) @[RoundRawFNToRecFN.scala 131:12]
    node _T_159 = shr(sRoundedExp, 7) @[RoundRawFNToRecFN.scala 136:39]
    node common_overflow = geq(_T_159, asSInt(UInt<3>("h03"))) @[RoundRawFNToRecFN.scala 136:56]
    node common_totalUnderflow = lt(sRoundedExp, asSInt(UInt<8>("h06b"))) @[RoundRawFNToRecFN.scala 138:46]
    node _T_164 = mux(doShiftSigDown1, asSInt(UInt<9>("h081")), asSInt(UInt<9>("h082"))) @[RoundRawFNToRecFN.scala 142:21]
    node _T_165 = lt(io.in.sExp, _T_164) @[RoundRawFNToRecFN.scala 141:25]
    node common_underflow = and(anyRound, _T_165) @[RoundRawFNToRecFN.scala 140:18]
    node isNaNOut = or(io.invalidExc, io.in.isNaN) @[RoundRawFNToRecFN.scala 147:34]
    node notNaN_isSpecialInfOut = or(io.infiniteExc, io.in.isInf) @[RoundRawFNToRecFN.scala 148:49]
    node _T_167 = eq(isNaNOut, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 149:22]
    node _T_169 = eq(notNaN_isSpecialInfOut, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 149:36]
    node _T_170 = and(_T_167, _T_169) @[RoundRawFNToRecFN.scala 149:33]
    node _T_172 = eq(io.in.isZero, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 149:64]
    node commonCase = and(_T_170, _T_172) @[RoundRawFNToRecFN.scala 149:61]
    node overflow = and(commonCase, common_overflow) @[RoundRawFNToRecFN.scala 150:32]
    node underflow = and(commonCase, common_underflow) @[RoundRawFNToRecFN.scala 151:32]
    node _T_173 = and(commonCase, anyRound) @[RoundRawFNToRecFN.scala 152:43]
    node inexact = or(overflow, _T_173) @[RoundRawFNToRecFN.scala 152:28]
    node overflow_roundMagUp = or(roundingMode_nearest_even, roundMagUp) @[RoundRawFNToRecFN.scala 154:57]
    node _T_174 = and(commonCase, common_totalUnderflow) @[RoundRawFNToRecFN.scala 155:42]
    node pegMinNonzeroMagOut = and(_T_174, roundMagUp) @[RoundRawFNToRecFN.scala 155:67]
    node _T_175 = and(commonCase, overflow) @[RoundRawFNToRecFN.scala 156:41]
    node _T_177 = eq(overflow_roundMagUp, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 156:56]
    node pegMaxFiniteMagOut = and(_T_175, _T_177) @[RoundRawFNToRecFN.scala 156:53]
    node _T_178 = and(overflow, overflow_roundMagUp) @[RoundRawFNToRecFN.scala 158:45]
    node notNaN_isInfOut = or(notNaN_isSpecialInfOut, _T_178) @[RoundRawFNToRecFN.scala 158:32]
    node signOut = mux(isNaNOut, UInt<1>("h00"), io.in.sign) @[RoundRawFNToRecFN.scala 160:22]
    node _T_180 = or(io.in.isZero, common_totalUnderflow) @[RoundRawFNToRecFN.scala 163:32]
    node _T_183 = mux(_T_180, UInt<9>("h01c0"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 163:18]
    node _T_184 = not(_T_183) @[RoundRawFNToRecFN.scala 163:14]
    node _T_185 = and(common_expOut, _T_184) @[RoundRawFNToRecFN.scala 162:24]
    node _T_187 = not(UInt<9>("h06b")) @[RoundRawFNToRecFN.scala 168:19]
    node _T_189 = mux(pegMinNonzeroMagOut, _T_187, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 167:18]
    node _T_190 = not(_T_189) @[RoundRawFNToRecFN.scala 167:14]
    node _T_191 = and(_T_185, _T_190) @[RoundRawFNToRecFN.scala 166:17]
    node _T_194 = mux(pegMaxFiniteMagOut, UInt<9>("h080"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 171:18]
    node _T_195 = not(_T_194) @[RoundRawFNToRecFN.scala 171:14]
    node _T_196 = and(_T_191, _T_195) @[RoundRawFNToRecFN.scala 170:17]
    node _T_199 = mux(notNaN_isInfOut, UInt<9>("h040"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 175:18]
    node _T_200 = not(_T_199) @[RoundRawFNToRecFN.scala 175:14]
    node _T_201 = and(_T_196, _T_200) @[RoundRawFNToRecFN.scala 174:17]
    node _T_204 = mux(pegMinNonzeroMagOut, UInt<9>("h06b"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 179:16]
    node _T_205 = or(_T_201, _T_204) @[RoundRawFNToRecFN.scala 178:18]
    node _T_208 = mux(pegMaxFiniteMagOut, UInt<9>("h017f"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 183:16]
    node _T_209 = or(_T_205, _T_208) @[RoundRawFNToRecFN.scala 182:15]
    node _T_212 = mux(notNaN_isInfOut, UInt<9>("h0180"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 187:16]
    node _T_213 = or(_T_209, _T_212) @[RoundRawFNToRecFN.scala 186:15]
    node _T_216 = mux(isNaNOut, UInt<9>("h01c0"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 188:16]
    node expOut = or(_T_213, _T_216) @[RoundRawFNToRecFN.scala 187:71]
    node _T_217 = or(common_totalUnderflow, isNaNOut) @[RoundRawFNToRecFN.scala 190:35]
    node _T_219 = shl(UInt<1>("h01"), 22) @[RoundRawFNToRecFN.scala 191:34]
    node _T_221 = mux(isNaNOut, _T_219, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 191:16]
    node _T_222 = mux(_T_217, _T_221, common_fractOut) @[RoundRawFNToRecFN.scala 190:12]
    node _T_223 = bits(pegMaxFiniteMagOut, 0, 0) @[Bitwise.scala 71:15]
    node _T_226 = mux(_T_223, UInt<23>("h07fffff"), UInt<23>("h00")) @[Bitwise.scala 71:12]
    node fractOut = or(_T_222, _T_226) @[RoundRawFNToRecFN.scala 193:11]
    node _T_227 = cat(signOut, expOut) @[Cat.scala 30:58]
    node _T_228 = cat(_T_227, fractOut) @[Cat.scala 30:58]
    io.out <= _T_228 @[RoundRawFNToRecFN.scala 196:12]
    node _T_229 = cat(underflow, inexact) @[Cat.scala 30:58]
    node _T_230 = cat(io.invalidExc, io.infiniteExc) @[Cat.scala 30:58]
    node _T_231 = cat(_T_230, overflow) @[Cat.scala 30:58]
    node _T_232 = cat(_T_231, _T_229) @[Cat.scala 30:58]
    io.exceptionFlags <= _T_232 @[RoundRawFNToRecFN.scala 197:23]
    
  module MulAddRecFN_preMul : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip op : UInt<2>, flip a : UInt<33>, flip b : UInt<33>, flip c : UInt<33>, flip roundingMode : UInt<2>, mulAddA : UInt<24>, mulAddB : UInt<24>, mulAddC : UInt<48>, toPostMul : {highExpA : UInt<3>, isNaN_isQuietNaNA : UInt<1>, highExpB : UInt<3>, isNaN_isQuietNaNB : UInt<1>, signProd : UInt<1>, isZeroProd : UInt<1>, opSignC : UInt<1>, highExpC : UInt<3>, isNaN_isQuietNaNC : UInt<1>, isCDominant : UInt<1>, CAlignDist_0 : UInt<1>, CAlignDist : UInt<7>, bit0AlignedNegSigC : UInt<1>, highAlignedNegSigC : UInt<26>, sExpSum : UInt<11>, roundingMode : UInt<2>}}
    
    io is invalid
    io is invalid
    node signA = bits(io.a, 32, 32) @[MulAddRecFN.scala 102:22]
    node expA = bits(io.a, 31, 23) @[MulAddRecFN.scala 103:22]
    node fractA = bits(io.a, 22, 0) @[MulAddRecFN.scala 104:22]
    node _T_52 = bits(expA, 8, 6) @[MulAddRecFN.scala 105:24]
    node isZeroA = eq(_T_52, UInt<1>("h00")) @[MulAddRecFN.scala 105:49]
    node _T_55 = eq(isZeroA, UInt<1>("h00")) @[MulAddRecFN.scala 106:20]
    node sigA = cat(_T_55, fractA) @[Cat.scala 30:58]
    node signB = bits(io.b, 32, 32) @[MulAddRecFN.scala 108:22]
    node expB = bits(io.b, 31, 23) @[MulAddRecFN.scala 109:22]
    node fractB = bits(io.b, 22, 0) @[MulAddRecFN.scala 110:22]
    node _T_56 = bits(expB, 8, 6) @[MulAddRecFN.scala 111:24]
    node isZeroB = eq(_T_56, UInt<1>("h00")) @[MulAddRecFN.scala 111:49]
    node _T_59 = eq(isZeroB, UInt<1>("h00")) @[MulAddRecFN.scala 112:20]
    node sigB = cat(_T_59, fractB) @[Cat.scala 30:58]
    node _T_60 = bits(io.c, 32, 32) @[MulAddRecFN.scala 114:23]
    node _T_61 = bits(io.op, 0, 0) @[MulAddRecFN.scala 114:52]
    node opSignC = xor(_T_60, _T_61) @[MulAddRecFN.scala 114:45]
    node expC = bits(io.c, 31, 23) @[MulAddRecFN.scala 115:22]
    node fractC = bits(io.c, 22, 0) @[MulAddRecFN.scala 116:22]
    node _T_62 = bits(expC, 8, 6) @[MulAddRecFN.scala 117:24]
    node isZeroC = eq(_T_62, UInt<1>("h00")) @[MulAddRecFN.scala 117:49]
    node _T_65 = eq(isZeroC, UInt<1>("h00")) @[MulAddRecFN.scala 118:20]
    node sigC = cat(_T_65, fractC) @[Cat.scala 30:58]
    node _T_66 = xor(signA, signB) @[MulAddRecFN.scala 122:26]
    node _T_67 = bits(io.op, 1, 1) @[MulAddRecFN.scala 122:41]
    node signProd = xor(_T_66, _T_67) @[MulAddRecFN.scala 122:34]
    node isZeroProd = or(isZeroA, isZeroB) @[MulAddRecFN.scala 123:30]
    node _T_68 = bits(expB, 8, 8) @[MulAddRecFN.scala 125:34]
    node _T_70 = eq(_T_68, UInt<1>("h00")) @[MulAddRecFN.scala 125:28]
    node _T_71 = bits(_T_70, 0, 0) @[Bitwise.scala 71:15]
    node _T_74 = mux(_T_71, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 71:12]
    node _T_75 = bits(expB, 7, 0) @[MulAddRecFN.scala 125:51]
    node _T_76 = cat(_T_74, _T_75) @[Cat.scala 30:58]
    node _T_77 = add(expA, _T_76) @[MulAddRecFN.scala 125:14]
    node _T_78 = tail(_T_77, 1) @[MulAddRecFN.scala 125:14]
    node _T_80 = add(_T_78, UInt<5>("h01b")) @[MulAddRecFN.scala 125:70]
    node sExpAlignedProd = tail(_T_80, 1) @[MulAddRecFN.scala 125:70]
    node doSubMags = xor(signProd, opSignC) @[MulAddRecFN.scala 130:30]
    node _T_81 = sub(sExpAlignedProd, expC) @[MulAddRecFN.scala 132:42]
    node _T_82 = asUInt(_T_81) @[MulAddRecFN.scala 132:42]
    node sNatCAlignDist = tail(_T_82, 1) @[MulAddRecFN.scala 132:42]
    node _T_83 = bits(sNatCAlignDist, 10, 10) @[MulAddRecFN.scala 133:56]
    node CAlignDist_floor = or(isZeroProd, _T_83) @[MulAddRecFN.scala 133:39]
    node _T_84 = bits(sNatCAlignDist, 9, 0) @[MulAddRecFN.scala 135:44]
    node _T_86 = eq(_T_84, UInt<1>("h00")) @[MulAddRecFN.scala 135:62]
    node CAlignDist_0 = or(CAlignDist_floor, _T_86) @[MulAddRecFN.scala 135:26]
    node _T_88 = eq(isZeroC, UInt<1>("h00")) @[MulAddRecFN.scala 137:9]
    node _T_89 = bits(sNatCAlignDist, 9, 0) @[MulAddRecFN.scala 139:33]
    node _T_91 = lt(_T_89, UInt<5>("h019")) @[MulAddRecFN.scala 139:51]
    node _T_92 = or(CAlignDist_floor, _T_91) @[MulAddRecFN.scala 138:31]
    node isCDominant = and(_T_88, _T_92) @[MulAddRecFN.scala 137:19]
    node _T_94 = bits(sNatCAlignDist, 9, 0) @[MulAddRecFN.scala 143:31]
    node _T_96 = lt(_T_94, UInt<7>("h04a")) @[MulAddRecFN.scala 143:49]
    node _T_97 = bits(sNatCAlignDist, 6, 0) @[MulAddRecFN.scala 144:31]
    node _T_99 = mux(_T_96, _T_97, UInt<7>("h04a")) @[MulAddRecFN.scala 143:16]
    node CAlignDist = mux(CAlignDist_floor, UInt<1>("h00"), _T_99) @[MulAddRecFN.scala 141:12]
    node sExpSum = mux(CAlignDist_floor, expC, sExpAlignedProd) @[MulAddRecFN.scala 148:22]
    node _T_100 = bits(CAlignDist, 6, 6) @[primitives.scala 56:25]
    node _T_101 = bits(CAlignDist, 5, 0) @[primitives.scala 57:26]
    node _T_103 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_101) @[primitives.scala 68:52]
    node _T_104 = bits(_T_103, 63, 54) @[primitives.scala 69:26]
    node _T_105 = bits(_T_104, 7, 0) @[Bitwise.scala 108:18]
    node _T_108 = shl(UInt<4>("h0f"), 4) @[Bitwise.scala 101:47]
    node _T_109 = xor(UInt<8>("h0ff"), _T_108) @[Bitwise.scala 101:21]
    node _T_110 = shr(_T_105, 4) @[Bitwise.scala 102:21]
    node _T_111 = and(_T_110, _T_109) @[Bitwise.scala 102:31]
    node _T_112 = bits(_T_105, 3, 0) @[Bitwise.scala 102:46]
    node _T_113 = shl(_T_112, 4) @[Bitwise.scala 102:65]
    node _T_114 = not(_T_109) @[Bitwise.scala 102:77]
    node _T_115 = and(_T_113, _T_114) @[Bitwise.scala 102:75]
    node _T_116 = or(_T_111, _T_115) @[Bitwise.scala 102:39]
    node _T_117 = bits(_T_109, 5, 0) @[Bitwise.scala 101:28]
    node _T_118 = shl(_T_117, 2) @[Bitwise.scala 101:47]
    node _T_119 = xor(_T_109, _T_118) @[Bitwise.scala 101:21]
    node _T_120 = shr(_T_116, 2) @[Bitwise.scala 102:21]
    node _T_121 = and(_T_120, _T_119) @[Bitwise.scala 102:31]
    node _T_122 = bits(_T_116, 5, 0) @[Bitwise.scala 102:46]
    node _T_123 = shl(_T_122, 2) @[Bitwise.scala 102:65]
    node _T_124 = not(_T_119) @[Bitwise.scala 102:77]
    node _T_125 = and(_T_123, _T_124) @[Bitwise.scala 102:75]
    node _T_126 = or(_T_121, _T_125) @[Bitwise.scala 102:39]
    node _T_127 = bits(_T_119, 6, 0) @[Bitwise.scala 101:28]
    node _T_128 = shl(_T_127, 1) @[Bitwise.scala 101:47]
    node _T_129 = xor(_T_119, _T_128) @[Bitwise.scala 101:21]
    node _T_130 = shr(_T_126, 1) @[Bitwise.scala 102:21]
    node _T_131 = and(_T_130, _T_129) @[Bitwise.scala 102:31]
    node _T_132 = bits(_T_126, 6, 0) @[Bitwise.scala 102:46]
    node _T_133 = shl(_T_132, 1) @[Bitwise.scala 102:65]
    node _T_134 = not(_T_129) @[Bitwise.scala 102:77]
    node _T_135 = and(_T_133, _T_134) @[Bitwise.scala 102:75]
    node _T_136 = or(_T_131, _T_135) @[Bitwise.scala 102:39]
    node _T_137 = bits(_T_104, 9, 8) @[Bitwise.scala 108:44]
    node _T_138 = bits(_T_137, 0, 0) @[Bitwise.scala 108:18]
    node _T_139 = bits(_T_137, 1, 1) @[Bitwise.scala 108:44]
    node _T_140 = cat(_T_138, _T_139) @[Cat.scala 30:58]
    node _T_141 = cat(_T_136, _T_140) @[Cat.scala 30:58]
    node _T_143 = cat(_T_141, UInt<14>("h03fff")) @[Cat.scala 30:58]
    node _T_145 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_101) @[primitives.scala 68:52]
    node _T_146 = bits(_T_145, 13, 0) @[primitives.scala 69:26]
    node _T_147 = bits(_T_146, 7, 0) @[Bitwise.scala 108:18]
    node _T_150 = shl(UInt<4>("h0f"), 4) @[Bitwise.scala 101:47]
    node _T_151 = xor(UInt<8>("h0ff"), _T_150) @[Bitwise.scala 101:21]
    node _T_152 = shr(_T_147, 4) @[Bitwise.scala 102:21]
    node _T_153 = and(_T_152, _T_151) @[Bitwise.scala 102:31]
    node _T_154 = bits(_T_147, 3, 0) @[Bitwise.scala 102:46]
    node _T_155 = shl(_T_154, 4) @[Bitwise.scala 102:65]
    node _T_156 = not(_T_151) @[Bitwise.scala 102:77]
    node _T_157 = and(_T_155, _T_156) @[Bitwise.scala 102:75]
    node _T_158 = or(_T_153, _T_157) @[Bitwise.scala 102:39]
    node _T_159 = bits(_T_151, 5, 0) @[Bitwise.scala 101:28]
    node _T_160 = shl(_T_159, 2) @[Bitwise.scala 101:47]
    node _T_161 = xor(_T_151, _T_160) @[Bitwise.scala 101:21]
    node _T_162 = shr(_T_158, 2) @[Bitwise.scala 102:21]
    node _T_163 = and(_T_162, _T_161) @[Bitwise.scala 102:31]
    node _T_164 = bits(_T_158, 5, 0) @[Bitwise.scala 102:46]
    node _T_165 = shl(_T_164, 2) @[Bitwise.scala 102:65]
    node _T_166 = not(_T_161) @[Bitwise.scala 102:77]
    node _T_167 = and(_T_165, _T_166) @[Bitwise.scala 102:75]
    node _T_168 = or(_T_163, _T_167) @[Bitwise.scala 102:39]
    node _T_169 = bits(_T_161, 6, 0) @[Bitwise.scala 101:28]
    node _T_170 = shl(_T_169, 1) @[Bitwise.scala 101:47]
    node _T_171 = xor(_T_161, _T_170) @[Bitwise.scala 101:21]
    node _T_172 = shr(_T_168, 1) @[Bitwise.scala 102:21]
    node _T_173 = and(_T_172, _T_171) @[Bitwise.scala 102:31]
    node _T_174 = bits(_T_168, 6, 0) @[Bitwise.scala 102:46]
    node _T_175 = shl(_T_174, 1) @[Bitwise.scala 102:65]
    node _T_176 = not(_T_171) @[Bitwise.scala 102:77]
    node _T_177 = and(_T_175, _T_176) @[Bitwise.scala 102:75]
    node _T_178 = or(_T_173, _T_177) @[Bitwise.scala 102:39]
    node _T_179 = bits(_T_146, 13, 8) @[Bitwise.scala 108:44]
    node _T_180 = bits(_T_179, 3, 0) @[Bitwise.scala 108:18]
    node _T_181 = bits(_T_180, 1, 0) @[Bitwise.scala 108:18]
    node _T_182 = bits(_T_181, 0, 0) @[Bitwise.scala 108:18]
    node _T_183 = bits(_T_181, 1, 1) @[Bitwise.scala 108:44]
    node _T_184 = cat(_T_182, _T_183) @[Cat.scala 30:58]
    node _T_185 = bits(_T_180, 3, 2) @[Bitwise.scala 108:44]
    node _T_186 = bits(_T_185, 0, 0) @[Bitwise.scala 108:18]
    node _T_187 = bits(_T_185, 1, 1) @[Bitwise.scala 108:44]
    node _T_188 = cat(_T_186, _T_187) @[Cat.scala 30:58]
    node _T_189 = cat(_T_184, _T_188) @[Cat.scala 30:58]
    node _T_190 = bits(_T_179, 5, 4) @[Bitwise.scala 108:44]
    node _T_191 = bits(_T_190, 0, 0) @[Bitwise.scala 108:18]
    node _T_192 = bits(_T_190, 1, 1) @[Bitwise.scala 108:44]
    node _T_193 = cat(_T_191, _T_192) @[Cat.scala 30:58]
    node _T_194 = cat(_T_189, _T_193) @[Cat.scala 30:58]
    node _T_195 = cat(_T_178, _T_194) @[Cat.scala 30:58]
    node CExtraMask = mux(_T_100, _T_143, _T_195) @[primitives.scala 61:20]
    node _T_196 = not(sigC) @[MulAddRecFN.scala 151:34]
    node negSigC = mux(doSubMags, _T_196, sigC) @[MulAddRecFN.scala 151:22]
    node _T_197 = bits(doSubMags, 0, 0) @[Bitwise.scala 71:15]
    node _T_200 = mux(_T_197, UInt<50>("h03ffffffffffff"), UInt<50>("h00")) @[Bitwise.scala 71:12]
    node _T_201 = cat(doSubMags, negSigC) @[Cat.scala 30:58]
    node _T_202 = cat(_T_201, _T_200) @[Cat.scala 30:58]
    node _T_203 = asSInt(_T_202) @[MulAddRecFN.scala 154:64]
    node _T_204 = dshr(_T_203, CAlignDist) @[MulAddRecFN.scala 154:70]
    node _T_205 = and(sigC, CExtraMask) @[MulAddRecFN.scala 156:19]
    node _T_207 = neq(_T_205, UInt<1>("h00")) @[MulAddRecFN.scala 156:33]
    node _T_208 = xor(_T_207, doSubMags) @[MulAddRecFN.scala 156:37]
    node _T_209 = asUInt(_T_204) @[Cat.scala 30:58]
    node _T_210 = cat(_T_209, _T_208) @[Cat.scala 30:58]
    node alignedNegSigC = bits(_T_210, 74, 0) @[MulAddRecFN.scala 157:10]
    io.mulAddA <= sigA @[MulAddRecFN.scala 159:16]
    io.mulAddB <= sigB @[MulAddRecFN.scala 160:16]
    node _T_211 = bits(alignedNegSigC, 48, 1) @[MulAddRecFN.scala 161:33]
    io.mulAddC <= _T_211 @[MulAddRecFN.scala 161:16]
    node _T_212 = bits(expA, 8, 6) @[MulAddRecFN.scala 163:44]
    io.toPostMul.highExpA <= _T_212 @[MulAddRecFN.scala 163:37]
    node _T_213 = bits(fractA, 22, 22) @[MulAddRecFN.scala 164:46]
    io.toPostMul.isNaN_isQuietNaNA <= _T_213 @[MulAddRecFN.scala 164:37]
    node _T_214 = bits(expB, 8, 6) @[MulAddRecFN.scala 165:44]
    io.toPostMul.highExpB <= _T_214 @[MulAddRecFN.scala 165:37]
    node _T_215 = bits(fractB, 22, 22) @[MulAddRecFN.scala 166:46]
    io.toPostMul.isNaN_isQuietNaNB <= _T_215 @[MulAddRecFN.scala 166:37]
    io.toPostMul.signProd <= signProd @[MulAddRecFN.scala 167:37]
    io.toPostMul.isZeroProd <= isZeroProd @[MulAddRecFN.scala 168:37]
    io.toPostMul.opSignC <= opSignC @[MulAddRecFN.scala 169:37]
    node _T_216 = bits(expC, 8, 6) @[MulAddRecFN.scala 170:44]
    io.toPostMul.highExpC <= _T_216 @[MulAddRecFN.scala 170:37]
    node _T_217 = bits(fractC, 22, 22) @[MulAddRecFN.scala 171:46]
    io.toPostMul.isNaN_isQuietNaNC <= _T_217 @[MulAddRecFN.scala 171:37]
    io.toPostMul.isCDominant <= isCDominant @[MulAddRecFN.scala 172:37]
    io.toPostMul.CAlignDist_0 <= CAlignDist_0 @[MulAddRecFN.scala 173:37]
    io.toPostMul.CAlignDist <= CAlignDist @[MulAddRecFN.scala 174:37]
    node _T_218 = bits(alignedNegSigC, 0, 0) @[MulAddRecFN.scala 175:54]
    io.toPostMul.bit0AlignedNegSigC <= _T_218 @[MulAddRecFN.scala 175:37]
    node _T_219 = bits(alignedNegSigC, 74, 49) @[MulAddRecFN.scala 177:23]
    io.toPostMul.highAlignedNegSigC <= _T_219 @[MulAddRecFN.scala 176:37]
    io.toPostMul.sExpSum <= sExpSum @[MulAddRecFN.scala 178:37]
    io.toPostMul.roundingMode <= io.roundingMode @[MulAddRecFN.scala 179:37]
    
  module MulAddRecFN_postMul : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip fromPreMul : {highExpA : UInt<3>, isNaN_isQuietNaNA : UInt<1>, highExpB : UInt<3>, isNaN_isQuietNaNB : UInt<1>, signProd : UInt<1>, isZeroProd : UInt<1>, opSignC : UInt<1>, highExpC : UInt<3>, isNaN_isQuietNaNC : UInt<1>, isCDominant : UInt<1>, CAlignDist_0 : UInt<1>, CAlignDist : UInt<7>, bit0AlignedNegSigC : UInt<1>, highAlignedNegSigC : UInt<26>, sExpSum : UInt<11>, roundingMode : UInt<2>}, flip mulAddResult : UInt<49>, out : UInt<33>, exceptionFlags : UInt<5>}
    
    io is invalid
    io is invalid
    node isZeroA = eq(io.fromPreMul.highExpA, UInt<1>("h00")) @[MulAddRecFN.scala 207:46]
    node _T_43 = bits(io.fromPreMul.highExpA, 2, 1) @[MulAddRecFN.scala 208:45]
    node isSpecialA = eq(_T_43, UInt<2>("h03")) @[MulAddRecFN.scala 208:52]
    node _T_45 = bits(io.fromPreMul.highExpA, 0, 0) @[MulAddRecFN.scala 209:56]
    node _T_47 = eq(_T_45, UInt<1>("h00")) @[MulAddRecFN.scala 209:32]
    node isInfA = and(isSpecialA, _T_47) @[MulAddRecFN.scala 209:29]
    node _T_48 = bits(io.fromPreMul.highExpA, 0, 0) @[MulAddRecFN.scala 210:56]
    node isNaNA = and(isSpecialA, _T_48) @[MulAddRecFN.scala 210:29]
    node _T_50 = eq(io.fromPreMul.isNaN_isQuietNaNA, UInt<1>("h00")) @[MulAddRecFN.scala 211:31]
    node isSigNaNA = and(isNaNA, _T_50) @[MulAddRecFN.scala 211:28]
    node isZeroB = eq(io.fromPreMul.highExpB, UInt<1>("h00")) @[MulAddRecFN.scala 213:46]
    node _T_52 = bits(io.fromPreMul.highExpB, 2, 1) @[MulAddRecFN.scala 214:45]
    node isSpecialB = eq(_T_52, UInt<2>("h03")) @[MulAddRecFN.scala 214:52]
    node _T_54 = bits(io.fromPreMul.highExpB, 0, 0) @[MulAddRecFN.scala 215:56]
    node _T_56 = eq(_T_54, UInt<1>("h00")) @[MulAddRecFN.scala 215:32]
    node isInfB = and(isSpecialB, _T_56) @[MulAddRecFN.scala 215:29]
    node _T_57 = bits(io.fromPreMul.highExpB, 0, 0) @[MulAddRecFN.scala 216:56]
    node isNaNB = and(isSpecialB, _T_57) @[MulAddRecFN.scala 216:29]
    node _T_59 = eq(io.fromPreMul.isNaN_isQuietNaNB, UInt<1>("h00")) @[MulAddRecFN.scala 217:31]
    node isSigNaNB = and(isNaNB, _T_59) @[MulAddRecFN.scala 217:28]
    node isZeroC = eq(io.fromPreMul.highExpC, UInt<1>("h00")) @[MulAddRecFN.scala 219:46]
    node _T_61 = bits(io.fromPreMul.highExpC, 2, 1) @[MulAddRecFN.scala 220:45]
    node isSpecialC = eq(_T_61, UInt<2>("h03")) @[MulAddRecFN.scala 220:52]
    node _T_63 = bits(io.fromPreMul.highExpC, 0, 0) @[MulAddRecFN.scala 221:56]
    node _T_65 = eq(_T_63, UInt<1>("h00")) @[MulAddRecFN.scala 221:32]
    node isInfC = and(isSpecialC, _T_65) @[MulAddRecFN.scala 221:29]
    node _T_66 = bits(io.fromPreMul.highExpC, 0, 0) @[MulAddRecFN.scala 222:56]
    node isNaNC = and(isSpecialC, _T_66) @[MulAddRecFN.scala 222:29]
    node _T_68 = eq(io.fromPreMul.isNaN_isQuietNaNC, UInt<1>("h00")) @[MulAddRecFN.scala 223:31]
    node isSigNaNC = and(isNaNC, _T_68) @[MulAddRecFN.scala 223:28]
    node roundingMode_nearest_even = eq(io.fromPreMul.roundingMode, UInt<2>("h00")) @[MulAddRecFN.scala 226:37]
    node roundingMode_minMag = eq(io.fromPreMul.roundingMode, UInt<2>("h01")) @[MulAddRecFN.scala 227:59]
    node roundingMode_min = eq(io.fromPreMul.roundingMode, UInt<2>("h02")) @[MulAddRecFN.scala 228:59]
    node roundingMode_max = eq(io.fromPreMul.roundingMode, UInt<2>("h03")) @[MulAddRecFN.scala 229:59]
    node signZeroNotEqOpSigns = mux(roundingMode_min, UInt<1>("h01"), UInt<1>("h00")) @[MulAddRecFN.scala 231:35]
    node doSubMags = xor(io.fromPreMul.signProd, io.fromPreMul.opSignC) @[MulAddRecFN.scala 232:44]
    node _T_71 = bits(io.mulAddResult, 48, 48) @[MulAddRecFN.scala 237:32]
    node _T_73 = add(io.fromPreMul.highAlignedNegSigC, UInt<1>("h01")) @[MulAddRecFN.scala 238:50]
    node _T_74 = tail(_T_73, 1) @[MulAddRecFN.scala 238:50]
    node _T_75 = mux(_T_71, _T_74, io.fromPreMul.highAlignedNegSigC) @[MulAddRecFN.scala 237:16]
    node _T_76 = bits(io.mulAddResult, 47, 0) @[MulAddRecFN.scala 241:28]
    node _T_77 = cat(_T_75, _T_76) @[Cat.scala 30:58]
    node sigSum = cat(_T_77, io.fromPreMul.bit0AlignedNegSigC) @[Cat.scala 30:58]
    node _T_79 = bits(sigSum, 50, 1) @[MulAddRecFN.scala 248:38]
    node _T_80 = xor(UInt<50>("h00"), _T_79) @[MulAddRecFN.scala 191:27]
    node _T_81 = or(UInt<50>("h00"), _T_79) @[MulAddRecFN.scala 191:37]
    node _T_82 = shl(_T_81, 1) @[MulAddRecFN.scala 191:41]
    node _T_83 = xor(_T_80, _T_82) @[MulAddRecFN.scala 191:32]
    node _T_85 = bits(_T_83, 49, 0) @[primitives.scala 79:35]
    node _T_86 = bits(_T_85, 49, 32) @[CircuitMath.scala 35:17]
    node _T_87 = bits(_T_85, 31, 0) @[CircuitMath.scala 36:17]
    node _T_89 = neq(_T_86, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_90 = bits(_T_86, 17, 16) @[CircuitMath.scala 35:17]
    node _T_91 = bits(_T_86, 15, 0) @[CircuitMath.scala 36:17]
    node _T_93 = neq(_T_90, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_94 = bits(_T_90, 1, 1) @[CircuitMath.scala 30:8]
    node _T_95 = bits(_T_91, 15, 8) @[CircuitMath.scala 35:17]
    node _T_96 = bits(_T_91, 7, 0) @[CircuitMath.scala 36:17]
    node _T_98 = neq(_T_95, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_99 = bits(_T_95, 7, 4) @[CircuitMath.scala 35:17]
    node _T_100 = bits(_T_95, 3, 0) @[CircuitMath.scala 36:17]
    node _T_102 = neq(_T_99, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_103 = bits(_T_99, 3, 3) @[CircuitMath.scala 32:12]
    node _T_105 = bits(_T_99, 2, 2) @[CircuitMath.scala 32:12]
    node _T_107 = bits(_T_99, 1, 1) @[CircuitMath.scala 30:8]
    node _T_108 = mux(_T_105, UInt<2>("h02"), _T_107) @[CircuitMath.scala 32:10]
    node _T_109 = mux(_T_103, UInt<2>("h03"), _T_108) @[CircuitMath.scala 32:10]
    node _T_110 = bits(_T_100, 3, 3) @[CircuitMath.scala 32:12]
    node _T_112 = bits(_T_100, 2, 2) @[CircuitMath.scala 32:12]
    node _T_114 = bits(_T_100, 1, 1) @[CircuitMath.scala 30:8]
    node _T_115 = mux(_T_112, UInt<2>("h02"), _T_114) @[CircuitMath.scala 32:10]
    node _T_116 = mux(_T_110, UInt<2>("h03"), _T_115) @[CircuitMath.scala 32:10]
    node _T_117 = mux(_T_102, _T_109, _T_116) @[CircuitMath.scala 38:21]
    node _T_118 = cat(_T_102, _T_117) @[Cat.scala 30:58]
    node _T_119 = bits(_T_96, 7, 4) @[CircuitMath.scala 35:17]
    node _T_120 = bits(_T_96, 3, 0) @[CircuitMath.scala 36:17]
    node _T_122 = neq(_T_119, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_123 = bits(_T_119, 3, 3) @[CircuitMath.scala 32:12]
    node _T_125 = bits(_T_119, 2, 2) @[CircuitMath.scala 32:12]
    node _T_127 = bits(_T_119, 1, 1) @[CircuitMath.scala 30:8]
    node _T_128 = mux(_T_125, UInt<2>("h02"), _T_127) @[CircuitMath.scala 32:10]
    node _T_129 = mux(_T_123, UInt<2>("h03"), _T_128) @[CircuitMath.scala 32:10]
    node _T_130 = bits(_T_120, 3, 3) @[CircuitMath.scala 32:12]
    node _T_132 = bits(_T_120, 2, 2) @[CircuitMath.scala 32:12]
    node _T_134 = bits(_T_120, 1, 1) @[CircuitMath.scala 30:8]
    node _T_135 = mux(_T_132, UInt<2>("h02"), _T_134) @[CircuitMath.scala 32:10]
    node _T_136 = mux(_T_130, UInt<2>("h03"), _T_135) @[CircuitMath.scala 32:10]
    node _T_137 = mux(_T_122, _T_129, _T_136) @[CircuitMath.scala 38:21]
    node _T_138 = cat(_T_122, _T_137) @[Cat.scala 30:58]
    node _T_139 = mux(_T_98, _T_118, _T_138) @[CircuitMath.scala 38:21]
    node _T_140 = cat(_T_98, _T_139) @[Cat.scala 30:58]
    node _T_141 = mux(_T_93, _T_94, _T_140) @[CircuitMath.scala 38:21]
    node _T_142 = cat(_T_93, _T_141) @[Cat.scala 30:58]
    node _T_143 = bits(_T_87, 31, 16) @[CircuitMath.scala 35:17]
    node _T_144 = bits(_T_87, 15, 0) @[CircuitMath.scala 36:17]
    node _T_146 = neq(_T_143, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_147 = bits(_T_143, 15, 8) @[CircuitMath.scala 35:17]
    node _T_148 = bits(_T_143, 7, 0) @[CircuitMath.scala 36:17]
    node _T_150 = neq(_T_147, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_151 = bits(_T_147, 7, 4) @[CircuitMath.scala 35:17]
    node _T_152 = bits(_T_147, 3, 0) @[CircuitMath.scala 36:17]
    node _T_154 = neq(_T_151, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_155 = bits(_T_151, 3, 3) @[CircuitMath.scala 32:12]
    node _T_157 = bits(_T_151, 2, 2) @[CircuitMath.scala 32:12]
    node _T_159 = bits(_T_151, 1, 1) @[CircuitMath.scala 30:8]
    node _T_160 = mux(_T_157, UInt<2>("h02"), _T_159) @[CircuitMath.scala 32:10]
    node _T_161 = mux(_T_155, UInt<2>("h03"), _T_160) @[CircuitMath.scala 32:10]
    node _T_162 = bits(_T_152, 3, 3) @[CircuitMath.scala 32:12]
    node _T_164 = bits(_T_152, 2, 2) @[CircuitMath.scala 32:12]
    node _T_166 = bits(_T_152, 1, 1) @[CircuitMath.scala 30:8]
    node _T_167 = mux(_T_164, UInt<2>("h02"), _T_166) @[CircuitMath.scala 32:10]
    node _T_168 = mux(_T_162, UInt<2>("h03"), _T_167) @[CircuitMath.scala 32:10]
    node _T_169 = mux(_T_154, _T_161, _T_168) @[CircuitMath.scala 38:21]
    node _T_170 = cat(_T_154, _T_169) @[Cat.scala 30:58]
    node _T_171 = bits(_T_148, 7, 4) @[CircuitMath.scala 35:17]
    node _T_172 = bits(_T_148, 3, 0) @[CircuitMath.scala 36:17]
    node _T_174 = neq(_T_171, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_175 = bits(_T_171, 3, 3) @[CircuitMath.scala 32:12]
    node _T_177 = bits(_T_171, 2, 2) @[CircuitMath.scala 32:12]
    node _T_179 = bits(_T_171, 1, 1) @[CircuitMath.scala 30:8]
    node _T_180 = mux(_T_177, UInt<2>("h02"), _T_179) @[CircuitMath.scala 32:10]
    node _T_181 = mux(_T_175, UInt<2>("h03"), _T_180) @[CircuitMath.scala 32:10]
    node _T_182 = bits(_T_172, 3, 3) @[CircuitMath.scala 32:12]
    node _T_184 = bits(_T_172, 2, 2) @[CircuitMath.scala 32:12]
    node _T_186 = bits(_T_172, 1, 1) @[CircuitMath.scala 30:8]
    node _T_187 = mux(_T_184, UInt<2>("h02"), _T_186) @[CircuitMath.scala 32:10]
    node _T_188 = mux(_T_182, UInt<2>("h03"), _T_187) @[CircuitMath.scala 32:10]
    node _T_189 = mux(_T_174, _T_181, _T_188) @[CircuitMath.scala 38:21]
    node _T_190 = cat(_T_174, _T_189) @[Cat.scala 30:58]
    node _T_191 = mux(_T_150, _T_170, _T_190) @[CircuitMath.scala 38:21]
    node _T_192 = cat(_T_150, _T_191) @[Cat.scala 30:58]
    node _T_193 = bits(_T_144, 15, 8) @[CircuitMath.scala 35:17]
    node _T_194 = bits(_T_144, 7, 0) @[CircuitMath.scala 36:17]
    node _T_196 = neq(_T_193, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_197 = bits(_T_193, 7, 4) @[CircuitMath.scala 35:17]
    node _T_198 = bits(_T_193, 3, 0) @[CircuitMath.scala 36:17]
    node _T_200 = neq(_T_197, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_201 = bits(_T_197, 3, 3) @[CircuitMath.scala 32:12]
    node _T_203 = bits(_T_197, 2, 2) @[CircuitMath.scala 32:12]
    node _T_205 = bits(_T_197, 1, 1) @[CircuitMath.scala 30:8]
    node _T_206 = mux(_T_203, UInt<2>("h02"), _T_205) @[CircuitMath.scala 32:10]
    node _T_207 = mux(_T_201, UInt<2>("h03"), _T_206) @[CircuitMath.scala 32:10]
    node _T_208 = bits(_T_198, 3, 3) @[CircuitMath.scala 32:12]
    node _T_210 = bits(_T_198, 2, 2) @[CircuitMath.scala 32:12]
    node _T_212 = bits(_T_198, 1, 1) @[CircuitMath.scala 30:8]
    node _T_213 = mux(_T_210, UInt<2>("h02"), _T_212) @[CircuitMath.scala 32:10]
    node _T_214 = mux(_T_208, UInt<2>("h03"), _T_213) @[CircuitMath.scala 32:10]
    node _T_215 = mux(_T_200, _T_207, _T_214) @[CircuitMath.scala 38:21]
    node _T_216 = cat(_T_200, _T_215) @[Cat.scala 30:58]
    node _T_217 = bits(_T_194, 7, 4) @[CircuitMath.scala 35:17]
    node _T_218 = bits(_T_194, 3, 0) @[CircuitMath.scala 36:17]
    node _T_220 = neq(_T_217, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_221 = bits(_T_217, 3, 3) @[CircuitMath.scala 32:12]
    node _T_223 = bits(_T_217, 2, 2) @[CircuitMath.scala 32:12]
    node _T_225 = bits(_T_217, 1, 1) @[CircuitMath.scala 30:8]
    node _T_226 = mux(_T_223, UInt<2>("h02"), _T_225) @[CircuitMath.scala 32:10]
    node _T_227 = mux(_T_221, UInt<2>("h03"), _T_226) @[CircuitMath.scala 32:10]
    node _T_228 = bits(_T_218, 3, 3) @[CircuitMath.scala 32:12]
    node _T_230 = bits(_T_218, 2, 2) @[CircuitMath.scala 32:12]
    node _T_232 = bits(_T_218, 1, 1) @[CircuitMath.scala 30:8]
    node _T_233 = mux(_T_230, UInt<2>("h02"), _T_232) @[CircuitMath.scala 32:10]
    node _T_234 = mux(_T_228, UInt<2>("h03"), _T_233) @[CircuitMath.scala 32:10]
    node _T_235 = mux(_T_220, _T_227, _T_234) @[CircuitMath.scala 38:21]
    node _T_236 = cat(_T_220, _T_235) @[Cat.scala 30:58]
    node _T_237 = mux(_T_196, _T_216, _T_236) @[CircuitMath.scala 38:21]
    node _T_238 = cat(_T_196, _T_237) @[Cat.scala 30:58]
    node _T_239 = mux(_T_146, _T_192, _T_238) @[CircuitMath.scala 38:21]
    node _T_240 = cat(_T_146, _T_239) @[Cat.scala 30:58]
    node _T_241 = mux(_T_89, _T_142, _T_240) @[CircuitMath.scala 38:21]
    node _T_242 = cat(_T_89, _T_241) @[Cat.scala 30:58]
    node _T_243 = sub(UInt<7>("h049"), _T_242) @[primitives.scala 79:25]
    node _T_244 = asUInt(_T_243) @[primitives.scala 79:25]
    node estNormNeg_dist = tail(_T_244, 1) @[primitives.scala 79:25]
    node _T_245 = bits(sigSum, 33, 18) @[MulAddRecFN.scala 252:19]
    node _T_247 = neq(_T_245, UInt<1>("h00")) @[MulAddRecFN.scala 254:15]
    node _T_248 = bits(sigSum, 17, 0) @[MulAddRecFN.scala 255:19]
    node _T_250 = neq(_T_248, UInt<1>("h00")) @[MulAddRecFN.scala 255:57]
    node firstReduceSigSum = cat(_T_247, _T_250) @[Cat.scala 30:58]
    node complSigSum = not(sigSum) @[MulAddRecFN.scala 257:23]
    node _T_251 = bits(complSigSum, 33, 18) @[MulAddRecFN.scala 259:24]
    node _T_253 = neq(_T_251, UInt<1>("h00")) @[MulAddRecFN.scala 261:15]
    node _T_254 = bits(complSigSum, 17, 0) @[MulAddRecFN.scala 262:24]
    node _T_256 = neq(_T_254, UInt<1>("h00")) @[MulAddRecFN.scala 262:62]
    node firstReduceComplSigSum = cat(_T_253, _T_256) @[Cat.scala 30:58]
    node _T_257 = or(io.fromPreMul.CAlignDist_0, doSubMags) @[MulAddRecFN.scala 266:40]
    node _T_259 = sub(io.fromPreMul.CAlignDist, UInt<1>("h01")) @[MulAddRecFN.scala 268:39]
    node _T_260 = asUInt(_T_259) @[MulAddRecFN.scala 268:39]
    node _T_261 = tail(_T_260, 1) @[MulAddRecFN.scala 268:39]
    node _T_262 = bits(_T_261, 4, 0) @[MulAddRecFN.scala 268:49]
    node CDom_estNormDist = mux(_T_257, io.fromPreMul.CAlignDist, _T_262) @[MulAddRecFN.scala 266:12]
    node _T_264 = eq(doSubMags, UInt<1>("h00")) @[MulAddRecFN.scala 271:13]
    node _T_265 = bits(CDom_estNormDist, 4, 4) @[MulAddRecFN.scala 271:46]
    node _T_267 = eq(_T_265, UInt<1>("h00")) @[MulAddRecFN.scala 271:28]
    node _T_268 = and(_T_264, _T_267) @[MulAddRecFN.scala 271:25]
    node _T_269 = bits(sigSum, 74, 34) @[MulAddRecFN.scala 272:23]
    node _T_271 = neq(firstReduceSigSum, UInt<1>("h00")) @[MulAddRecFN.scala 273:35]
    node _T_272 = cat(_T_269, _T_271) @[Cat.scala 30:58]
    node _T_274 = mux(_T_268, _T_272, UInt<1>("h00")) @[MulAddRecFN.scala 271:12]
    node _T_276 = eq(doSubMags, UInt<1>("h00")) @[MulAddRecFN.scala 277:13]
    node _T_277 = bits(CDom_estNormDist, 4, 4) @[MulAddRecFN.scala 277:44]
    node _T_278 = and(_T_276, _T_277) @[MulAddRecFN.scala 277:25]
    node _T_279 = bits(sigSum, 58, 18) @[MulAddRecFN.scala 278:23]
    node _T_280 = bits(firstReduceSigSum, 0, 0) @[MulAddRecFN.scala 282:34]
    node _T_281 = cat(_T_279, _T_280) @[Cat.scala 30:58]
    node _T_283 = mux(_T_278, _T_281, UInt<1>("h00")) @[MulAddRecFN.scala 277:12]
    node _T_284 = or(_T_274, _T_283) @[MulAddRecFN.scala 276:11]
    node _T_285 = bits(CDom_estNormDist, 4, 4) @[MulAddRecFN.scala 286:44]
    node _T_287 = eq(_T_285, UInt<1>("h00")) @[MulAddRecFN.scala 286:26]
    node _T_288 = and(doSubMags, _T_287) @[MulAddRecFN.scala 286:23]
    node _T_289 = bits(complSigSum, 74, 34) @[MulAddRecFN.scala 287:28]
    node _T_291 = neq(firstReduceComplSigSum, UInt<1>("h00")) @[MulAddRecFN.scala 288:40]
    node _T_292 = cat(_T_289, _T_291) @[Cat.scala 30:58]
    node _T_294 = mux(_T_288, _T_292, UInt<1>("h00")) @[MulAddRecFN.scala 286:12]
    node _T_295 = or(_T_284, _T_294) @[MulAddRecFN.scala 285:11]
    node _T_296 = bits(CDom_estNormDist, 4, 4) @[MulAddRecFN.scala 292:42]
    node _T_297 = and(doSubMags, _T_296) @[MulAddRecFN.scala 292:23]
    node _T_298 = bits(complSigSum, 58, 18) @[MulAddRecFN.scala 293:28]
    node _T_299 = bits(firstReduceComplSigSum, 0, 0) @[MulAddRecFN.scala 297:39]
    node _T_300 = cat(_T_298, _T_299) @[Cat.scala 30:58]
    node _T_302 = mux(_T_297, _T_300, UInt<1>("h00")) @[MulAddRecFN.scala 292:12]
    node CDom_firstNormAbsSigSum = or(_T_295, _T_302) @[MulAddRecFN.scala 291:11]
    node _T_303 = bits(sigSum, 50, 18) @[MulAddRecFN.scala 308:23]
    node _T_304 = bits(firstReduceComplSigSum, 0, 0) @[MulAddRecFN.scala 310:45]
    node _T_306 = eq(_T_304, UInt<1>("h00")) @[MulAddRecFN.scala 310:21]
    node _T_307 = bits(firstReduceSigSum, 0, 0) @[MulAddRecFN.scala 311:38]
    node _T_308 = mux(doSubMags, _T_306, _T_307) @[MulAddRecFN.scala 309:20]
    node _T_309 = cat(_T_303, _T_308) @[Cat.scala 30:58]
    node _T_310 = bits(sigSum, 42, 1) @[MulAddRecFN.scala 314:24]
    node _T_311 = bits(estNormNeg_dist, 5, 5) @[MulAddRecFN.scala 338:28]
    node _T_312 = bits(estNormNeg_dist, 4, 4) @[MulAddRecFN.scala 339:33]
    node _T_313 = bits(sigSum, 26, 1) @[MulAddRecFN.scala 340:28]
    node _T_314 = bits(doSubMags, 0, 0) @[Bitwise.scala 71:15]
    node _T_317 = mux(_T_314, UInt<16>("h0ffff"), UInt<16>("h00")) @[Bitwise.scala 71:12]
    node _T_318 = cat(_T_313, _T_317) @[Cat.scala 30:58]
    node _T_319 = mux(_T_312, _T_318, _T_310) @[MulAddRecFN.scala 339:17]
    node _T_320 = bits(estNormNeg_dist, 4, 4) @[MulAddRecFN.scala 345:33]
    node _T_321 = bits(sigSum, 10, 1) @[MulAddRecFN.scala 347:28]
    node _T_322 = bits(doSubMags, 0, 0) @[Bitwise.scala 71:15]
    node _T_325 = mux(_T_322, UInt<32>("h0ffffffff"), UInt<32>("h00")) @[Bitwise.scala 71:12]
    node _T_326 = cat(_T_321, _T_325) @[Cat.scala 30:58]
    node _T_327 = mux(_T_320, _T_309, _T_326) @[MulAddRecFN.scala 345:17]
    node notCDom_pos_firstNormAbsSigSum = mux(_T_311, _T_319, _T_327) @[MulAddRecFN.scala 338:12]
    node _T_328 = bits(complSigSum, 49, 18) @[MulAddRecFN.scala 360:28]
    node _T_329 = bits(firstReduceComplSigSum, 0, 0) @[MulAddRecFN.scala 361:39]
    node _T_330 = cat(_T_328, _T_329) @[Cat.scala 30:58]
    node _T_331 = bits(complSigSum, 42, 1) @[MulAddRecFN.scala 363:29]
    node _T_332 = bits(estNormNeg_dist, 5, 5) @[MulAddRecFN.scala 379:28]
    node _T_333 = bits(estNormNeg_dist, 4, 4) @[MulAddRecFN.scala 380:33]
    node _T_334 = bits(complSigSum, 27, 1) @[MulAddRecFN.scala 381:29]
    node _T_335 = shl(_T_334, 16) @[MulAddRecFN.scala 381:64]
    node _T_336 = mux(_T_333, _T_335, _T_331) @[MulAddRecFN.scala 380:17]
    node _T_337 = bits(estNormNeg_dist, 4, 4) @[MulAddRecFN.scala 385:33]
    node _T_338 = bits(complSigSum, 11, 1) @[MulAddRecFN.scala 387:29]
    node _T_339 = shl(_T_338, 32) @[MulAddRecFN.scala 387:64]
    node _T_340 = mux(_T_337, _T_330, _T_339) @[MulAddRecFN.scala 385:17]
    node notCDom_neg_cFirstNormAbsSigSum = mux(_T_332, _T_336, _T_340) @[MulAddRecFN.scala 379:12]
    node notCDom_signSigSum = bits(sigSum, 51, 51) @[MulAddRecFN.scala 392:36]
    node _T_342 = eq(isZeroC, UInt<1>("h00")) @[MulAddRecFN.scala 395:26]
    node _T_343 = and(doSubMags, _T_342) @[MulAddRecFN.scala 395:23]
    node doNegSignSum = mux(io.fromPreMul.isCDominant, _T_343, notCDom_signSigSum) @[MulAddRecFN.scala 394:12]
    node _T_344 = mux(notCDom_signSigSum, estNormNeg_dist, estNormNeg_dist) @[MulAddRecFN.scala 401:16]
    node estNormDist = mux(io.fromPreMul.isCDominant, CDom_estNormDist, _T_344) @[MulAddRecFN.scala 399:12]
    node _T_345 = mux(io.fromPreMul.isCDominant, CDom_firstNormAbsSigSum, notCDom_neg_cFirstNormAbsSigSum) @[MulAddRecFN.scala 408:16]
    node _T_346 = mux(io.fromPreMul.isCDominant, CDom_firstNormAbsSigSum, notCDom_pos_firstNormAbsSigSum) @[MulAddRecFN.scala 412:16]
    node cFirstNormAbsSigSum = mux(notCDom_signSigSum, _T_345, _T_346) @[MulAddRecFN.scala 407:12]
    node _T_348 = eq(io.fromPreMul.isCDominant, UInt<1>("h00")) @[MulAddRecFN.scala 418:9]
    node _T_350 = eq(notCDom_signSigSum, UInt<1>("h00")) @[MulAddRecFN.scala 418:40]
    node _T_351 = and(_T_348, _T_350) @[MulAddRecFN.scala 418:37]
    node doIncrSig = and(_T_351, doSubMags) @[MulAddRecFN.scala 418:61]
    node estNormDist_5 = bits(estNormDist, 3, 0) @[MulAddRecFN.scala 419:36]
    node normTo2ShiftDist = not(estNormDist_5) @[MulAddRecFN.scala 420:28]
    node _T_353 = dshr(asSInt(UInt<17>("h010000")), normTo2ShiftDist) @[primitives.scala 68:52]
    node _T_354 = bits(_T_353, 15, 1) @[primitives.scala 69:26]
    node _T_355 = bits(_T_354, 7, 0) @[Bitwise.scala 108:18]
    node _T_358 = shl(UInt<4>("h0f"), 4) @[Bitwise.scala 101:47]
    node _T_359 = xor(UInt<8>("h0ff"), _T_358) @[Bitwise.scala 101:21]
    node _T_360 = shr(_T_355, 4) @[Bitwise.scala 102:21]
    node _T_361 = and(_T_360, _T_359) @[Bitwise.scala 102:31]
    node _T_362 = bits(_T_355, 3, 0) @[Bitwise.scala 102:46]
    node _T_363 = shl(_T_362, 4) @[Bitwise.scala 102:65]
    node _T_364 = not(_T_359) @[Bitwise.scala 102:77]
    node _T_365 = and(_T_363, _T_364) @[Bitwise.scala 102:75]
    node _T_366 = or(_T_361, _T_365) @[Bitwise.scala 102:39]
    node _T_367 = bits(_T_359, 5, 0) @[Bitwise.scala 101:28]
    node _T_368 = shl(_T_367, 2) @[Bitwise.scala 101:47]
    node _T_369 = xor(_T_359, _T_368) @[Bitwise.scala 101:21]
    node _T_370 = shr(_T_366, 2) @[Bitwise.scala 102:21]
    node _T_371 = and(_T_370, _T_369) @[Bitwise.scala 102:31]
    node _T_372 = bits(_T_366, 5, 0) @[Bitwise.scala 102:46]
    node _T_373 = shl(_T_372, 2) @[Bitwise.scala 102:65]
    node _T_374 = not(_T_369) @[Bitwise.scala 102:77]
    node _T_375 = and(_T_373, _T_374) @[Bitwise.scala 102:75]
    node _T_376 = or(_T_371, _T_375) @[Bitwise.scala 102:39]
    node _T_377 = bits(_T_369, 6, 0) @[Bitwise.scala 101:28]
    node _T_378 = shl(_T_377, 1) @[Bitwise.scala 101:47]
    node _T_379 = xor(_T_369, _T_378) @[Bitwise.scala 101:21]
    node _T_380 = shr(_T_376, 1) @[Bitwise.scala 102:21]
    node _T_381 = and(_T_380, _T_379) @[Bitwise.scala 102:31]
    node _T_382 = bits(_T_376, 6, 0) @[Bitwise.scala 102:46]
    node _T_383 = shl(_T_382, 1) @[Bitwise.scala 102:65]
    node _T_384 = not(_T_379) @[Bitwise.scala 102:77]
    node _T_385 = and(_T_383, _T_384) @[Bitwise.scala 102:75]
    node _T_386 = or(_T_381, _T_385) @[Bitwise.scala 102:39]
    node _T_387 = bits(_T_354, 14, 8) @[Bitwise.scala 108:44]
    node _T_388 = bits(_T_387, 3, 0) @[Bitwise.scala 108:18]
    node _T_389 = bits(_T_388, 1, 0) @[Bitwise.scala 108:18]
    node _T_390 = bits(_T_389, 0, 0) @[Bitwise.scala 108:18]
    node _T_391 = bits(_T_389, 1, 1) @[Bitwise.scala 108:44]
    node _T_392 = cat(_T_390, _T_391) @[Cat.scala 30:58]
    node _T_393 = bits(_T_388, 3, 2) @[Bitwise.scala 108:44]
    node _T_394 = bits(_T_393, 0, 0) @[Bitwise.scala 108:18]
    node _T_395 = bits(_T_393, 1, 1) @[Bitwise.scala 108:44]
    node _T_396 = cat(_T_394, _T_395) @[Cat.scala 30:58]
    node _T_397 = cat(_T_392, _T_396) @[Cat.scala 30:58]
    node _T_398 = bits(_T_387, 6, 4) @[Bitwise.scala 108:44]
    node _T_399 = bits(_T_398, 1, 0) @[Bitwise.scala 108:18]
    node _T_400 = bits(_T_399, 0, 0) @[Bitwise.scala 108:18]
    node _T_401 = bits(_T_399, 1, 1) @[Bitwise.scala 108:44]
    node _T_402 = cat(_T_400, _T_401) @[Cat.scala 30:58]
    node _T_403 = bits(_T_398, 2, 2) @[Bitwise.scala 108:44]
    node _T_404 = cat(_T_402, _T_403) @[Cat.scala 30:58]
    node _T_405 = cat(_T_397, _T_404) @[Cat.scala 30:58]
    node _T_406 = cat(_T_386, _T_405) @[Cat.scala 30:58]
    node absSigSumExtraMask = cat(_T_406, UInt<1>("h01")) @[Cat.scala 30:58]
    node _T_408 = bits(cFirstNormAbsSigSum, 42, 1) @[MulAddRecFN.scala 424:32]
    node _T_409 = dshr(_T_408, normTo2ShiftDist) @[MulAddRecFN.scala 424:65]
    node _T_410 = bits(cFirstNormAbsSigSum, 15, 0) @[MulAddRecFN.scala 427:39]
    node _T_411 = not(_T_410) @[MulAddRecFN.scala 427:19]
    node _T_412 = and(_T_411, absSigSumExtraMask) @[MulAddRecFN.scala 427:62]
    node _T_414 = eq(_T_412, UInt<1>("h00")) @[MulAddRecFN.scala 428:43]
    node _T_415 = bits(cFirstNormAbsSigSum, 15, 0) @[MulAddRecFN.scala 430:38]
    node _T_416 = and(_T_415, absSigSumExtraMask) @[MulAddRecFN.scala 430:61]
    node _T_418 = neq(_T_416, UInt<1>("h00")) @[MulAddRecFN.scala 431:43]
    node _T_419 = mux(doIncrSig, _T_414, _T_418) @[MulAddRecFN.scala 426:16]
    node _T_420 = cat(_T_409, _T_419) @[Cat.scala 30:58]
    node sigX3 = bits(_T_420, 27, 0) @[MulAddRecFN.scala 434:10]
    node _T_421 = bits(sigX3, 27, 26) @[MulAddRecFN.scala 436:29]
    node sigX3Shift1 = eq(_T_421, UInt<1>("h00")) @[MulAddRecFN.scala 436:58]
    node _T_423 = sub(io.fromPreMul.sExpSum, estNormDist) @[MulAddRecFN.scala 437:40]
    node _T_424 = asUInt(_T_423) @[MulAddRecFN.scala 437:40]
    node sExpX3 = tail(_T_424, 1) @[MulAddRecFN.scala 437:40]
    node _T_425 = bits(sigX3, 27, 25) @[MulAddRecFN.scala 439:25]
    node isZeroY = eq(_T_425, UInt<1>("h00")) @[MulAddRecFN.scala 439:54]
    node _T_427 = xor(io.fromPreMul.signProd, doNegSignSum) @[MulAddRecFN.scala 444:36]
    node signY = mux(isZeroY, signZeroNotEqOpSigns, _T_427) @[MulAddRecFN.scala 442:12]
    node sExpX3_13 = bits(sExpX3, 9, 0) @[MulAddRecFN.scala 446:27]
    node _T_428 = bits(sExpX3, 10, 10) @[MulAddRecFN.scala 448:34]
    node _T_429 = bits(_T_428, 0, 0) @[Bitwise.scala 71:15]
    node _T_432 = mux(_T_429, UInt<27>("h07ffffff"), UInt<27>("h00")) @[Bitwise.scala 71:12]
    node _T_433 = not(sExpX3_13) @[primitives.scala 50:21]
    node _T_434 = bits(_T_433, 9, 9) @[primitives.scala 56:25]
    node _T_435 = bits(_T_433, 8, 0) @[primitives.scala 57:26]
    node _T_436 = bits(_T_435, 8, 8) @[primitives.scala 56:25]
    node _T_437 = bits(_T_435, 7, 0) @[primitives.scala 57:26]
    node _T_438 = bits(_T_437, 7, 7) @[primitives.scala 56:25]
    node _T_439 = bits(_T_437, 6, 0) @[primitives.scala 57:26]
    node _T_440 = bits(_T_439, 6, 6) @[primitives.scala 56:25]
    node _T_441 = bits(_T_439, 5, 0) @[primitives.scala 57:26]
    node _T_444 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_441) @[primitives.scala 68:52]
    node _T_445 = bits(_T_444, 63, 43) @[primitives.scala 69:26]
    node _T_446 = bits(_T_445, 15, 0) @[Bitwise.scala 108:18]
    node _T_449 = shl(UInt<8>("h0ff"), 8) @[Bitwise.scala 101:47]
    node _T_450 = xor(UInt<16>("h0ffff"), _T_449) @[Bitwise.scala 101:21]
    node _T_451 = shr(_T_446, 8) @[Bitwise.scala 102:21]
    node _T_452 = and(_T_451, _T_450) @[Bitwise.scala 102:31]
    node _T_453 = bits(_T_446, 7, 0) @[Bitwise.scala 102:46]
    node _T_454 = shl(_T_453, 8) @[Bitwise.scala 102:65]
    node _T_455 = not(_T_450) @[Bitwise.scala 102:77]
    node _T_456 = and(_T_454, _T_455) @[Bitwise.scala 102:75]
    node _T_457 = or(_T_452, _T_456) @[Bitwise.scala 102:39]
    node _T_458 = bits(_T_450, 11, 0) @[Bitwise.scala 101:28]
    node _T_459 = shl(_T_458, 4) @[Bitwise.scala 101:47]
    node _T_460 = xor(_T_450, _T_459) @[Bitwise.scala 101:21]
    node _T_461 = shr(_T_457, 4) @[Bitwise.scala 102:21]
    node _T_462 = and(_T_461, _T_460) @[Bitwise.scala 102:31]
    node _T_463 = bits(_T_457, 11, 0) @[Bitwise.scala 102:46]
    node _T_464 = shl(_T_463, 4) @[Bitwise.scala 102:65]
    node _T_465 = not(_T_460) @[Bitwise.scala 102:77]
    node _T_466 = and(_T_464, _T_465) @[Bitwise.scala 102:75]
    node _T_467 = or(_T_462, _T_466) @[Bitwise.scala 102:39]
    node _T_468 = bits(_T_460, 13, 0) @[Bitwise.scala 101:28]
    node _T_469 = shl(_T_468, 2) @[Bitwise.scala 101:47]
    node _T_470 = xor(_T_460, _T_469) @[Bitwise.scala 101:21]
    node _T_471 = shr(_T_467, 2) @[Bitwise.scala 102:21]
    node _T_472 = and(_T_471, _T_470) @[Bitwise.scala 102:31]
    node _T_473 = bits(_T_467, 13, 0) @[Bitwise.scala 102:46]
    node _T_474 = shl(_T_473, 2) @[Bitwise.scala 102:65]
    node _T_475 = not(_T_470) @[Bitwise.scala 102:77]
    node _T_476 = and(_T_474, _T_475) @[Bitwise.scala 102:75]
    node _T_477 = or(_T_472, _T_476) @[Bitwise.scala 102:39]
    node _T_478 = bits(_T_470, 14, 0) @[Bitwise.scala 101:28]
    node _T_479 = shl(_T_478, 1) @[Bitwise.scala 101:47]
    node _T_480 = xor(_T_470, _T_479) @[Bitwise.scala 101:21]
    node _T_481 = shr(_T_477, 1) @[Bitwise.scala 102:21]
    node _T_482 = and(_T_481, _T_480) @[Bitwise.scala 102:31]
    node _T_483 = bits(_T_477, 14, 0) @[Bitwise.scala 102:46]
    node _T_484 = shl(_T_483, 1) @[Bitwise.scala 102:65]
    node _T_485 = not(_T_480) @[Bitwise.scala 102:77]
    node _T_486 = and(_T_484, _T_485) @[Bitwise.scala 102:75]
    node _T_487 = or(_T_482, _T_486) @[Bitwise.scala 102:39]
    node _T_488 = bits(_T_445, 20, 16) @[Bitwise.scala 108:44]
    node _T_489 = bits(_T_488, 3, 0) @[Bitwise.scala 108:18]
    node _T_490 = bits(_T_489, 1, 0) @[Bitwise.scala 108:18]
    node _T_491 = bits(_T_490, 0, 0) @[Bitwise.scala 108:18]
    node _T_492 = bits(_T_490, 1, 1) @[Bitwise.scala 108:44]
    node _T_493 = cat(_T_491, _T_492) @[Cat.scala 30:58]
    node _T_494 = bits(_T_489, 3, 2) @[Bitwise.scala 108:44]
    node _T_495 = bits(_T_494, 0, 0) @[Bitwise.scala 108:18]
    node _T_496 = bits(_T_494, 1, 1) @[Bitwise.scala 108:44]
    node _T_497 = cat(_T_495, _T_496) @[Cat.scala 30:58]
    node _T_498 = cat(_T_493, _T_497) @[Cat.scala 30:58]
    node _T_499 = bits(_T_488, 4, 4) @[Bitwise.scala 108:44]
    node _T_500 = cat(_T_498, _T_499) @[Cat.scala 30:58]
    node _T_501 = cat(_T_487, _T_500) @[Cat.scala 30:58]
    node _T_502 = not(_T_501) @[primitives.scala 65:36]
    node _T_503 = mux(_T_440, UInt<1>("h00"), _T_502) @[primitives.scala 65:21]
    node _T_504 = not(_T_503) @[primitives.scala 65:17]
    node _T_506 = cat(_T_504, UInt<4>("h0f")) @[Cat.scala 30:58]
    node _T_507 = bits(_T_439, 6, 6) @[primitives.scala 56:25]
    node _T_508 = bits(_T_439, 5, 0) @[primitives.scala 57:26]
    node _T_510 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_508) @[primitives.scala 68:52]
    node _T_511 = bits(_T_510, 3, 0) @[primitives.scala 69:26]
    node _T_512 = bits(_T_511, 1, 0) @[Bitwise.scala 108:18]
    node _T_513 = bits(_T_512, 0, 0) @[Bitwise.scala 108:18]
    node _T_514 = bits(_T_512, 1, 1) @[Bitwise.scala 108:44]
    node _T_515 = cat(_T_513, _T_514) @[Cat.scala 30:58]
    node _T_516 = bits(_T_511, 3, 2) @[Bitwise.scala 108:44]
    node _T_517 = bits(_T_516, 0, 0) @[Bitwise.scala 108:18]
    node _T_518 = bits(_T_516, 1, 1) @[Bitwise.scala 108:44]
    node _T_519 = cat(_T_517, _T_518) @[Cat.scala 30:58]
    node _T_520 = cat(_T_515, _T_519) @[Cat.scala 30:58]
    node _T_522 = mux(_T_507, _T_520, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_523 = mux(_T_438, _T_506, _T_522) @[primitives.scala 61:20]
    node _T_525 = mux(_T_436, _T_523, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_527 = mux(_T_434, _T_525, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_528 = bits(sigX3, 26, 26) @[MulAddRecFN.scala 450:26]
    node _T_529 = or(_T_527, _T_528) @[MulAddRecFN.scala 449:75]
    node _T_531 = cat(_T_529, UInt<2>("h03")) @[Cat.scala 30:58]
    node roundMask = or(_T_432, _T_531) @[MulAddRecFN.scala 448:50]
    node _T_532 = shr(roundMask, 1) @[MulAddRecFN.scala 454:35]
    node _T_533 = not(_T_532) @[MulAddRecFN.scala 454:24]
    node roundPosMask = and(_T_533, roundMask) @[MulAddRecFN.scala 454:40]
    node _T_534 = and(sigX3, roundPosMask) @[MulAddRecFN.scala 455:30]
    node roundPosBit = neq(_T_534, UInt<1>("h00")) @[MulAddRecFN.scala 455:46]
    node _T_536 = shr(roundMask, 1) @[MulAddRecFN.scala 456:45]
    node _T_537 = and(sigX3, _T_536) @[MulAddRecFN.scala 456:34]
    node anyRoundExtra = neq(_T_537, UInt<1>("h00")) @[MulAddRecFN.scala 456:50]
    node _T_539 = not(sigX3) @[MulAddRecFN.scala 457:27]
    node _T_540 = shr(roundMask, 1) @[MulAddRecFN.scala 457:45]
    node _T_541 = and(_T_539, _T_540) @[MulAddRecFN.scala 457:34]
    node allRoundExtra = eq(_T_541, UInt<1>("h00")) @[MulAddRecFN.scala 457:50]
    node anyRound = or(roundPosBit, anyRoundExtra) @[MulAddRecFN.scala 458:32]
    node allRound = and(roundPosBit, allRoundExtra) @[MulAddRecFN.scala 459:32]
    node roundDirectUp = mux(signY, roundingMode_min, roundingMode_max) @[MulAddRecFN.scala 460:28]
    node _T_544 = eq(doIncrSig, UInt<1>("h00")) @[MulAddRecFN.scala 462:10]
    node _T_545 = and(_T_544, roundingMode_nearest_even) @[MulAddRecFN.scala 462:22]
    node _T_546 = and(_T_545, roundPosBit) @[MulAddRecFN.scala 462:51]
    node _T_547 = and(_T_546, anyRoundExtra) @[MulAddRecFN.scala 463:60]
    node _T_549 = eq(doIncrSig, UInt<1>("h00")) @[MulAddRecFN.scala 464:10]
    node _T_550 = and(_T_549, roundDirectUp) @[MulAddRecFN.scala 464:22]
    node _T_551 = and(_T_550, anyRound) @[MulAddRecFN.scala 464:49]
    node _T_552 = or(_T_547, _T_551) @[MulAddRecFN.scala 463:78]
    node _T_553 = and(doIncrSig, allRound) @[MulAddRecFN.scala 465:49]
    node _T_554 = or(_T_552, _T_553) @[MulAddRecFN.scala 464:65]
    node _T_555 = and(doIncrSig, roundingMode_nearest_even) @[MulAddRecFN.scala 466:20]
    node _T_556 = and(_T_555, roundPosBit) @[MulAddRecFN.scala 466:49]
    node _T_557 = or(_T_554, _T_556) @[MulAddRecFN.scala 465:65]
    node _T_558 = and(doIncrSig, roundDirectUp) @[MulAddRecFN.scala 467:20]
    node _T_560 = and(_T_558, UInt<1>("h01")) @[MulAddRecFN.scala 467:49]
    node roundUp = or(_T_557, _T_560) @[MulAddRecFN.scala 466:65]
    node _T_562 = eq(roundPosBit, UInt<1>("h00")) @[MulAddRecFN.scala 470:42]
    node _T_563 = and(roundingMode_nearest_even, _T_562) @[MulAddRecFN.scala 470:39]
    node _T_564 = and(_T_563, allRoundExtra) @[MulAddRecFN.scala 470:56]
    node _T_565 = and(roundingMode_nearest_even, roundPosBit) @[MulAddRecFN.scala 471:39]
    node _T_567 = eq(anyRoundExtra, UInt<1>("h00")) @[MulAddRecFN.scala 471:59]
    node _T_568 = and(_T_565, _T_567) @[MulAddRecFN.scala 471:56]
    node roundEven = mux(doIncrSig, _T_564, _T_568) @[MulAddRecFN.scala 469:12]
    node _T_570 = eq(allRound, UInt<1>("h00")) @[MulAddRecFN.scala 473:39]
    node inexactY = mux(doIncrSig, _T_570, anyRound) @[MulAddRecFN.scala 473:27]
    node _T_571 = or(sigX3, roundMask) @[MulAddRecFN.scala 475:18]
    node _T_572 = shr(_T_571, 2) @[MulAddRecFN.scala 475:30]
    node _T_574 = add(_T_572, UInt<1>("h01")) @[MulAddRecFN.scala 475:35]
    node _T_575 = tail(_T_574, 1) @[MulAddRecFN.scala 475:35]
    node roundUp_sigY3 = bits(_T_575, 25, 0) @[MulAddRecFN.scala 475:45]
    node _T_577 = eq(roundUp, UInt<1>("h00")) @[MulAddRecFN.scala 477:13]
    node _T_579 = eq(roundEven, UInt<1>("h00")) @[MulAddRecFN.scala 477:26]
    node _T_580 = and(_T_577, _T_579) @[MulAddRecFN.scala 477:23]
    node _T_581 = not(roundMask) @[MulAddRecFN.scala 477:48]
    node _T_582 = and(sigX3, _T_581) @[MulAddRecFN.scala 477:46]
    node _T_583 = shr(_T_582, 2) @[MulAddRecFN.scala 477:59]
    node _T_585 = mux(_T_580, _T_583, UInt<1>("h00")) @[MulAddRecFN.scala 477:12]
    node _T_587 = mux(roundUp, roundUp_sigY3, UInt<1>("h00")) @[MulAddRecFN.scala 478:12]
    node _T_588 = or(_T_585, _T_587) @[MulAddRecFN.scala 477:79]
    node _T_589 = shr(roundMask, 1) @[MulAddRecFN.scala 479:64]
    node _T_590 = not(_T_589) @[MulAddRecFN.scala 479:53]
    node _T_591 = and(roundUp_sigY3, _T_590) @[MulAddRecFN.scala 479:51]
    node _T_593 = mux(roundEven, _T_591, UInt<1>("h00")) @[MulAddRecFN.scala 479:12]
    node sigY3 = or(_T_588, _T_593) @[MulAddRecFN.scala 478:79]
    node _T_594 = bits(sigY3, 25, 25) @[MulAddRecFN.scala 482:18]
    node _T_596 = add(sExpX3, UInt<1>("h01")) @[MulAddRecFN.scala 482:41]
    node _T_597 = tail(_T_596, 1) @[MulAddRecFN.scala 482:41]
    node _T_599 = mux(_T_594, _T_597, UInt<1>("h00")) @[MulAddRecFN.scala 482:12]
    node _T_600 = bits(sigY3, 24, 24) @[MulAddRecFN.scala 483:18]
    node _T_602 = mux(_T_600, sExpX3, UInt<1>("h00")) @[MulAddRecFN.scala 483:12]
    node _T_603 = or(_T_599, _T_602) @[MulAddRecFN.scala 482:61]
    node _T_604 = bits(sigY3, 25, 24) @[MulAddRecFN.scala 484:19]
    node _T_606 = eq(_T_604, UInt<1>("h00")) @[MulAddRecFN.scala 484:44]
    node _T_608 = sub(sExpX3, UInt<1>("h01")) @[MulAddRecFN.scala 485:20]
    node _T_609 = asUInt(_T_608) @[MulAddRecFN.scala 485:20]
    node _T_610 = tail(_T_609, 1) @[MulAddRecFN.scala 485:20]
    node _T_612 = mux(_T_606, _T_610, UInt<1>("h00")) @[MulAddRecFN.scala 484:12]
    node sExpY = or(_T_603, _T_612) @[MulAddRecFN.scala 483:61]
    node expY = bits(sExpY, 8, 0) @[MulAddRecFN.scala 488:21]
    node _T_613 = bits(sigY3, 22, 0) @[MulAddRecFN.scala 490:31]
    node _T_614 = bits(sigY3, 23, 1) @[MulAddRecFN.scala 490:55]
    node fractY = mux(sigX3Shift1, _T_613, _T_614) @[MulAddRecFN.scala 490:12]
    node _T_615 = bits(sExpY, 9, 7) @[MulAddRecFN.scala 492:27]
    node overflowY = eq(_T_615, UInt<2>("h03")) @[MulAddRecFN.scala 492:56]
    node _T_618 = eq(isZeroY, UInt<1>("h00")) @[MulAddRecFN.scala 495:9]
    node _T_619 = bits(sExpY, 9, 9) @[MulAddRecFN.scala 496:19]
    node _T_620 = bits(sExpY, 8, 0) @[MulAddRecFN.scala 496:43]
    node _T_622 = lt(_T_620, UInt<7>("h06b")) @[MulAddRecFN.scala 496:57]
    node _T_623 = or(_T_619, _T_622) @[MulAddRecFN.scala 496:34]
    node totalUnderflowY = and(_T_618, _T_623) @[MulAddRecFN.scala 495:19]
    node _T_624 = bits(sExpX3, 10, 10) @[MulAddRecFN.scala 499:20]
    node _T_627 = mux(sigX3Shift1, UInt<8>("h082"), UInt<8>("h081")) @[MulAddRecFN.scala 501:26]
    node _T_628 = leq(sExpX3_13, _T_627) @[MulAddRecFN.scala 500:29]
    node _T_629 = or(_T_624, _T_628) @[MulAddRecFN.scala 499:35]
    node underflowY = and(inexactY, _T_629) @[MulAddRecFN.scala 498:22]
    node _T_630 = and(roundingMode_min, signY) @[MulAddRecFN.scala 506:27]
    node _T_632 = eq(signY, UInt<1>("h00")) @[MulAddRecFN.scala 506:61]
    node _T_633 = and(roundingMode_max, _T_632) @[MulAddRecFN.scala 506:58]
    node roundMagUp = or(_T_630, _T_633) @[MulAddRecFN.scala 506:37]
    node overflowY_roundMagUp = or(roundingMode_nearest_even, roundMagUp) @[MulAddRecFN.scala 507:58]
    node mulSpecial = or(isSpecialA, isSpecialB) @[MulAddRecFN.scala 511:33]
    node addSpecial = or(mulSpecial, isSpecialC) @[MulAddRecFN.scala 512:33]
    node notSpecial_addZeros = and(io.fromPreMul.isZeroProd, isZeroC) @[MulAddRecFN.scala 513:56]
    node _T_635 = eq(addSpecial, UInt<1>("h00")) @[MulAddRecFN.scala 514:22]
    node _T_637 = eq(notSpecial_addZeros, UInt<1>("h00")) @[MulAddRecFN.scala 514:38]
    node commonCase = and(_T_635, _T_637) @[MulAddRecFN.scala 514:35]
    node _T_638 = and(isInfA, isZeroB) @[MulAddRecFN.scala 517:17]
    node _T_639 = and(isZeroA, isInfB) @[MulAddRecFN.scala 517:41]
    node _T_640 = or(_T_638, _T_639) @[MulAddRecFN.scala 517:29]
    node _T_642 = eq(isNaNA, UInt<1>("h00")) @[MulAddRecFN.scala 518:14]
    node _T_644 = eq(isNaNB, UInt<1>("h00")) @[MulAddRecFN.scala 518:26]
    node _T_645 = and(_T_642, _T_644) @[MulAddRecFN.scala 518:23]
    node _T_646 = or(isInfA, isInfB) @[MulAddRecFN.scala 518:46]
    node _T_647 = and(_T_645, _T_646) @[MulAddRecFN.scala 518:35]
    node _T_648 = and(_T_647, isInfC) @[MulAddRecFN.scala 518:57]
    node _T_649 = and(_T_648, doSubMags) @[MulAddRecFN.scala 518:67]
    node notSigNaN_invalid = or(_T_640, _T_649) @[MulAddRecFN.scala 517:52]
    node _T_650 = or(isSigNaNA, isSigNaNB) @[MulAddRecFN.scala 519:29]
    node _T_651 = or(_T_650, isSigNaNC) @[MulAddRecFN.scala 519:42]
    node invalid = or(_T_651, notSigNaN_invalid) @[MulAddRecFN.scala 519:55]
    node overflow = and(commonCase, overflowY) @[MulAddRecFN.scala 520:32]
    node underflow = and(commonCase, underflowY) @[MulAddRecFN.scala 521:32]
    node _T_652 = and(commonCase, inexactY) @[MulAddRecFN.scala 522:43]
    node inexact = or(overflow, _T_652) @[MulAddRecFN.scala 522:28]
    node _T_653 = or(notSpecial_addZeros, isZeroY) @[MulAddRecFN.scala 525:29]
    node notSpecial_isZeroOut = or(_T_653, totalUnderflowY) @[MulAddRecFN.scala 525:40]
    node _T_654 = and(commonCase, totalUnderflowY) @[MulAddRecFN.scala 526:41]
    node pegMinFiniteMagOut = and(_T_654, roundMagUp) @[MulAddRecFN.scala 526:60]
    node _T_656 = eq(overflowY_roundMagUp, UInt<1>("h00")) @[MulAddRecFN.scala 527:42]
    node pegMaxFiniteMagOut = and(overflow, _T_656) @[MulAddRecFN.scala 527:39]
    node _T_657 = or(isInfA, isInfB) @[MulAddRecFN.scala 529:16]
    node _T_658 = or(_T_657, isInfC) @[MulAddRecFN.scala 529:26]
    node _T_659 = and(overflow, overflowY_roundMagUp) @[MulAddRecFN.scala 529:49]
    node notNaN_isInfOut = or(_T_658, _T_659) @[MulAddRecFN.scala 529:36]
    node _T_660 = or(isNaNA, isNaNB) @[MulAddRecFN.scala 530:27]
    node _T_661 = or(_T_660, isNaNC) @[MulAddRecFN.scala 530:37]
    node isNaNOut = or(_T_661, notSigNaN_invalid) @[MulAddRecFN.scala 530:47]
    node _T_663 = eq(doSubMags, UInt<1>("h00")) @[MulAddRecFN.scala 533:10]
    node _T_664 = and(_T_663, io.fromPreMul.opSignC) @[MulAddRecFN.scala 533:51]
    node _T_666 = eq(isSpecialC, UInt<1>("h00")) @[MulAddRecFN.scala 534:24]
    node _T_667 = and(mulSpecial, _T_666) @[MulAddRecFN.scala 534:21]
    node _T_668 = and(_T_667, io.fromPreMul.signProd) @[MulAddRecFN.scala 534:51]
    node _T_669 = or(_T_664, _T_668) @[MulAddRecFN.scala 533:78]
    node _T_671 = eq(mulSpecial, UInt<1>("h00")) @[MulAddRecFN.scala 535:10]
    node _T_672 = and(_T_671, isSpecialC) @[MulAddRecFN.scala 535:23]
    node _T_673 = and(_T_672, io.fromPreMul.opSignC) @[MulAddRecFN.scala 535:51]
    node _T_674 = or(_T_669, _T_673) @[MulAddRecFN.scala 534:78]
    node _T_676 = eq(mulSpecial, UInt<1>("h00")) @[MulAddRecFN.scala 536:10]
    node _T_677 = and(_T_676, notSpecial_addZeros) @[MulAddRecFN.scala 536:23]
    node _T_678 = and(_T_677, doSubMags) @[MulAddRecFN.scala 536:46]
    node _T_679 = and(_T_678, signZeroNotEqOpSigns) @[MulAddRecFN.scala 536:59]
    node uncommonCaseSignOut = or(_T_674, _T_679) @[MulAddRecFN.scala 535:78]
    node _T_681 = eq(isNaNOut, UInt<1>("h00")) @[MulAddRecFN.scala 538:20]
    node _T_682 = and(_T_681, uncommonCaseSignOut) @[MulAddRecFN.scala 538:31]
    node _T_683 = and(commonCase, signY) @[MulAddRecFN.scala 538:70]
    node signOut = or(_T_682, _T_683) @[MulAddRecFN.scala 538:55]
    node _T_686 = mux(notSpecial_isZeroOut, UInt<9>("h01c0"), UInt<9>("h00")) @[MulAddRecFN.scala 541:18]
    node _T_687 = not(_T_686) @[MulAddRecFN.scala 541:14]
    node _T_688 = and(expY, _T_687) @[MulAddRecFN.scala 540:15]
    node _T_690 = not(UInt<9>("h06b")) @[MulAddRecFN.scala 546:19]
    node _T_692 = mux(pegMinFiniteMagOut, _T_690, UInt<9>("h00")) @[MulAddRecFN.scala 545:18]
    node _T_693 = not(_T_692) @[MulAddRecFN.scala 545:14]
    node _T_694 = and(_T_688, _T_693) @[MulAddRecFN.scala 544:17]
    node _T_697 = mux(pegMaxFiniteMagOut, UInt<9>("h080"), UInt<9>("h00")) @[MulAddRecFN.scala 549:18]
    node _T_698 = not(_T_697) @[MulAddRecFN.scala 549:14]
    node _T_699 = and(_T_694, _T_698) @[MulAddRecFN.scala 548:17]
    node _T_702 = mux(notNaN_isInfOut, UInt<7>("h040"), UInt<9>("h00")) @[MulAddRecFN.scala 553:18]
    node _T_703 = not(_T_702) @[MulAddRecFN.scala 553:14]
    node _T_704 = and(_T_699, _T_703) @[MulAddRecFN.scala 552:17]
    node _T_707 = mux(pegMinFiniteMagOut, UInt<7>("h06b"), UInt<9>("h00")) @[MulAddRecFN.scala 557:16]
    node _T_708 = or(_T_704, _T_707) @[MulAddRecFN.scala 556:18]
    node _T_711 = mux(pegMaxFiniteMagOut, UInt<9>("h017f"), UInt<9>("h00")) @[MulAddRecFN.scala 558:16]
    node _T_712 = or(_T_708, _T_711) @[MulAddRecFN.scala 557:74]
    node _T_715 = mux(notNaN_isInfOut, UInt<9>("h0180"), UInt<9>("h00")) @[MulAddRecFN.scala 562:16]
    node _T_716 = or(_T_712, _T_715) @[MulAddRecFN.scala 561:15]
    node _T_719 = mux(isNaNOut, UInt<9>("h01c0"), UInt<9>("h00")) @[MulAddRecFN.scala 566:16]
    node expOut = or(_T_716, _T_719) @[MulAddRecFN.scala 565:15]
    node _T_720 = and(totalUnderflowY, roundMagUp) @[MulAddRecFN.scala 568:30]
    node _T_721 = or(_T_720, isNaNOut) @[MulAddRecFN.scala 568:45]
    node _T_723 = shl(UInt<1>("h01"), 22) @[MulAddRecFN.scala 569:34]
    node _T_725 = mux(isNaNOut, _T_723, UInt<1>("h00")) @[MulAddRecFN.scala 569:16]
    node _T_726 = mux(_T_721, _T_725, fractY) @[MulAddRecFN.scala 568:12]
    node _T_727 = bits(pegMaxFiniteMagOut, 0, 0) @[Bitwise.scala 71:15]
    node _T_730 = mux(_T_727, UInt<23>("h07fffff"), UInt<23>("h00")) @[Bitwise.scala 71:12]
    node fractOut = or(_T_726, _T_730) @[MulAddRecFN.scala 571:11]
    node _T_731 = cat(signOut, expOut) @[Cat.scala 30:58]
    node _T_732 = cat(_T_731, fractOut) @[Cat.scala 30:58]
    io.out <= _T_732 @[MulAddRecFN.scala 574:12]
    node _T_734 = cat(underflow, inexact) @[Cat.scala 30:58]
    node _T_735 = cat(invalid, UInt<1>("h00")) @[Cat.scala 30:58]
    node _T_736 = cat(_T_735, overflow) @[Cat.scala 30:58]
    node _T_737 = cat(_T_736, _T_734) @[Cat.scala 30:58]
    io.exceptionFlags <= _T_737 @[MulAddRecFN.scala 575:23]
    
  module RoundRawFNToRecFN : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip invalidExc : UInt<1>, flip infiniteExc : UInt<1>, flip in : {sign : UInt<1>, isNaN : UInt<1>, isInf : UInt<1>, isZero : UInt<1>, sExp : SInt<10>, sig : UInt<27>}, flip roundingMode : UInt<2>, out : UInt<33>, exceptionFlags : UInt<5>}
    
    io is invalid
    io is invalid
    node roundingMode_nearest_even = eq(io.roundingMode, UInt<2>("h00")) @[RoundRawFNToRecFN.scala 88:54]
    node roundingMode_minMag = eq(io.roundingMode, UInt<2>("h01")) @[RoundRawFNToRecFN.scala 89:54]
    node roundingMode_min = eq(io.roundingMode, UInt<2>("h02")) @[RoundRawFNToRecFN.scala 90:54]
    node roundingMode_max = eq(io.roundingMode, UInt<2>("h03")) @[RoundRawFNToRecFN.scala 91:54]
    node _T_26 = and(roundingMode_min, io.in.sign) @[RoundRawFNToRecFN.scala 94:27]
    node _T_28 = eq(io.in.sign, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 94:66]
    node _T_29 = and(roundingMode_max, _T_28) @[RoundRawFNToRecFN.scala 94:63]
    node roundMagUp = or(_T_26, _T_29) @[RoundRawFNToRecFN.scala 94:42]
    node doShiftSigDown1 = bits(io.in.sig, 26, 26) @[RoundRawFNToRecFN.scala 98:36]
    node isNegExp = lt(io.in.sExp, asSInt(UInt<1>("h00"))) @[RoundRawFNToRecFN.scala 99:32]
    node _T_31 = bits(isNegExp, 0, 0) @[Bitwise.scala 71:15]
    node _T_34 = mux(_T_31, UInt<25>("h01ffffff"), UInt<25>("h00")) @[Bitwise.scala 71:12]
    node _T_35 = bits(io.in.sExp, 8, 0) @[RoundRawFNToRecFN.scala 103:31]
    node _T_36 = not(_T_35) @[primitives.scala 50:21]
    node _T_37 = bits(_T_36, 8, 8) @[primitives.scala 56:25]
    node _T_38 = bits(_T_36, 7, 0) @[primitives.scala 57:26]
    node _T_39 = bits(_T_38, 7, 7) @[primitives.scala 56:25]
    node _T_40 = bits(_T_38, 6, 0) @[primitives.scala 57:26]
    node _T_41 = bits(_T_40, 6, 6) @[primitives.scala 56:25]
    node _T_42 = bits(_T_40, 5, 0) @[primitives.scala 57:26]
    node _T_45 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_42) @[primitives.scala 68:52]
    node _T_46 = bits(_T_45, 63, 42) @[primitives.scala 69:26]
    node _T_47 = bits(_T_46, 15, 0) @[Bitwise.scala 108:18]
    node _T_50 = shl(UInt<8>("h0ff"), 8) @[Bitwise.scala 101:47]
    node _T_51 = xor(UInt<16>("h0ffff"), _T_50) @[Bitwise.scala 101:21]
    node _T_52 = shr(_T_47, 8) @[Bitwise.scala 102:21]
    node _T_53 = and(_T_52, _T_51) @[Bitwise.scala 102:31]
    node _T_54 = bits(_T_47, 7, 0) @[Bitwise.scala 102:46]
    node _T_55 = shl(_T_54, 8) @[Bitwise.scala 102:65]
    node _T_56 = not(_T_51) @[Bitwise.scala 102:77]
    node _T_57 = and(_T_55, _T_56) @[Bitwise.scala 102:75]
    node _T_58 = or(_T_53, _T_57) @[Bitwise.scala 102:39]
    node _T_59 = bits(_T_51, 11, 0) @[Bitwise.scala 101:28]
    node _T_60 = shl(_T_59, 4) @[Bitwise.scala 101:47]
    node _T_61 = xor(_T_51, _T_60) @[Bitwise.scala 101:21]
    node _T_62 = shr(_T_58, 4) @[Bitwise.scala 102:21]
    node _T_63 = and(_T_62, _T_61) @[Bitwise.scala 102:31]
    node _T_64 = bits(_T_58, 11, 0) @[Bitwise.scala 102:46]
    node _T_65 = shl(_T_64, 4) @[Bitwise.scala 102:65]
    node _T_66 = not(_T_61) @[Bitwise.scala 102:77]
    node _T_67 = and(_T_65, _T_66) @[Bitwise.scala 102:75]
    node _T_68 = or(_T_63, _T_67) @[Bitwise.scala 102:39]
    node _T_69 = bits(_T_61, 13, 0) @[Bitwise.scala 101:28]
    node _T_70 = shl(_T_69, 2) @[Bitwise.scala 101:47]
    node _T_71 = xor(_T_61, _T_70) @[Bitwise.scala 101:21]
    node _T_72 = shr(_T_68, 2) @[Bitwise.scala 102:21]
    node _T_73 = and(_T_72, _T_71) @[Bitwise.scala 102:31]
    node _T_74 = bits(_T_68, 13, 0) @[Bitwise.scala 102:46]
    node _T_75 = shl(_T_74, 2) @[Bitwise.scala 102:65]
    node _T_76 = not(_T_71) @[Bitwise.scala 102:77]
    node _T_77 = and(_T_75, _T_76) @[Bitwise.scala 102:75]
    node _T_78 = or(_T_73, _T_77) @[Bitwise.scala 102:39]
    node _T_79 = bits(_T_71, 14, 0) @[Bitwise.scala 101:28]
    node _T_80 = shl(_T_79, 1) @[Bitwise.scala 101:47]
    node _T_81 = xor(_T_71, _T_80) @[Bitwise.scala 101:21]
    node _T_82 = shr(_T_78, 1) @[Bitwise.scala 102:21]
    node _T_83 = and(_T_82, _T_81) @[Bitwise.scala 102:31]
    node _T_84 = bits(_T_78, 14, 0) @[Bitwise.scala 102:46]
    node _T_85 = shl(_T_84, 1) @[Bitwise.scala 102:65]
    node _T_86 = not(_T_81) @[Bitwise.scala 102:77]
    node _T_87 = and(_T_85, _T_86) @[Bitwise.scala 102:75]
    node _T_88 = or(_T_83, _T_87) @[Bitwise.scala 102:39]
    node _T_89 = bits(_T_46, 21, 16) @[Bitwise.scala 108:44]
    node _T_90 = bits(_T_89, 3, 0) @[Bitwise.scala 108:18]
    node _T_91 = bits(_T_90, 1, 0) @[Bitwise.scala 108:18]
    node _T_92 = bits(_T_91, 0, 0) @[Bitwise.scala 108:18]
    node _T_93 = bits(_T_91, 1, 1) @[Bitwise.scala 108:44]
    node _T_94 = cat(_T_92, _T_93) @[Cat.scala 30:58]
    node _T_95 = bits(_T_90, 3, 2) @[Bitwise.scala 108:44]
    node _T_96 = bits(_T_95, 0, 0) @[Bitwise.scala 108:18]
    node _T_97 = bits(_T_95, 1, 1) @[Bitwise.scala 108:44]
    node _T_98 = cat(_T_96, _T_97) @[Cat.scala 30:58]
    node _T_99 = cat(_T_94, _T_98) @[Cat.scala 30:58]
    node _T_100 = bits(_T_89, 5, 4) @[Bitwise.scala 108:44]
    node _T_101 = bits(_T_100, 0, 0) @[Bitwise.scala 108:18]
    node _T_102 = bits(_T_100, 1, 1) @[Bitwise.scala 108:44]
    node _T_103 = cat(_T_101, _T_102) @[Cat.scala 30:58]
    node _T_104 = cat(_T_99, _T_103) @[Cat.scala 30:58]
    node _T_105 = cat(_T_88, _T_104) @[Cat.scala 30:58]
    node _T_106 = not(_T_105) @[primitives.scala 65:36]
    node _T_107 = mux(_T_41, UInt<1>("h00"), _T_106) @[primitives.scala 65:21]
    node _T_108 = not(_T_107) @[primitives.scala 65:17]
    node _T_110 = cat(_T_108, UInt<3>("h07")) @[Cat.scala 30:58]
    node _T_111 = bits(_T_40, 6, 6) @[primitives.scala 56:25]
    node _T_112 = bits(_T_40, 5, 0) @[primitives.scala 57:26]
    node _T_114 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_112) @[primitives.scala 68:52]
    node _T_115 = bits(_T_114, 2, 0) @[primitives.scala 69:26]
    node _T_116 = bits(_T_115, 1, 0) @[Bitwise.scala 108:18]
    node _T_117 = bits(_T_116, 0, 0) @[Bitwise.scala 108:18]
    node _T_118 = bits(_T_116, 1, 1) @[Bitwise.scala 108:44]
    node _T_119 = cat(_T_117, _T_118) @[Cat.scala 30:58]
    node _T_120 = bits(_T_115, 2, 2) @[Bitwise.scala 108:44]
    node _T_121 = cat(_T_119, _T_120) @[Cat.scala 30:58]
    node _T_123 = mux(_T_111, _T_121, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_124 = mux(_T_39, _T_110, _T_123) @[primitives.scala 61:20]
    node _T_126 = mux(_T_37, _T_124, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_127 = or(_T_34, _T_126) @[RoundRawFNToRecFN.scala 101:42]
    node _T_128 = or(_T_127, doShiftSigDown1) @[RoundRawFNToRecFN.scala 106:19]
    node roundMask = cat(_T_128, UInt<2>("h03")) @[Cat.scala 30:58]
    node _T_130 = cat(isNegExp, roundMask) @[Cat.scala 30:58]
    node shiftedRoundMask = shr(_T_130, 1) @[RoundRawFNToRecFN.scala 109:52]
    node _T_131 = not(shiftedRoundMask) @[RoundRawFNToRecFN.scala 110:24]
    node roundPosMask = and(_T_131, roundMask) @[RoundRawFNToRecFN.scala 110:42]
    node _T_132 = and(io.in.sig, roundPosMask) @[RoundRawFNToRecFN.scala 111:34]
    node roundPosBit = neq(_T_132, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 111:50]
    node _T_134 = and(io.in.sig, shiftedRoundMask) @[RoundRawFNToRecFN.scala 112:36]
    node anyRoundExtra = neq(_T_134, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 112:56]
    node anyRound = or(roundPosBit, anyRoundExtra) @[RoundRawFNToRecFN.scala 113:32]
    node _T_136 = and(roundingMode_nearest_even, roundPosBit) @[RoundRawFNToRecFN.scala 116:40]
    node _T_137 = and(roundMagUp, anyRound) @[RoundRawFNToRecFN.scala 117:29]
    node _T_138 = or(_T_136, _T_137) @[RoundRawFNToRecFN.scala 116:56]
    node _T_139 = or(io.in.sig, roundMask) @[RoundRawFNToRecFN.scala 118:26]
    node _T_140 = shr(_T_139, 2) @[RoundRawFNToRecFN.scala 118:38]
    node _T_142 = add(_T_140, UInt<1>("h01")) @[RoundRawFNToRecFN.scala 118:43]
    node _T_143 = and(roundingMode_nearest_even, roundPosBit) @[RoundRawFNToRecFN.scala 119:48]
    node _T_145 = eq(anyRoundExtra, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 120:26]
    node _T_146 = and(_T_143, _T_145) @[RoundRawFNToRecFN.scala 119:63]
    node _T_147 = shr(roundMask, 1) @[RoundRawFNToRecFN.scala 121:31]
    node _T_149 = mux(_T_146, _T_147, UInt<26>("h00")) @[RoundRawFNToRecFN.scala 119:21]
    node _T_150 = not(_T_149) @[RoundRawFNToRecFN.scala 119:17]
    node _T_151 = and(_T_142, _T_150) @[RoundRawFNToRecFN.scala 118:55]
    node _T_152 = not(roundMask) @[RoundRawFNToRecFN.scala 124:26]
    node _T_153 = and(io.in.sig, _T_152) @[RoundRawFNToRecFN.scala 124:24]
    node _T_154 = shr(_T_153, 2) @[RoundRawFNToRecFN.scala 124:37]
    node roundedSig = mux(_T_138, _T_151, _T_154) @[RoundRawFNToRecFN.scala 116:12]
    node _T_155 = shr(roundedSig, 24) @[RoundRawFNToRecFN.scala 127:48]
    node _T_156 = cvt(_T_155) @[RoundRawFNToRecFN.scala 127:60]
    node sRoundedExp = add(io.in.sExp, _T_156) @[RoundRawFNToRecFN.scala 127:34]
    node common_expOut = bits(sRoundedExp, 8, 0) @[RoundRawFNToRecFN.scala 129:36]
    node _T_157 = bits(roundedSig, 23, 1) @[RoundRawFNToRecFN.scala 132:23]
    node _T_158 = bits(roundedSig, 22, 0) @[RoundRawFNToRecFN.scala 133:23]
    node common_fractOut = mux(doShiftSigDown1, _T_157, _T_158) @[RoundRawFNToRecFN.scala 131:12]
    node _T_159 = shr(sRoundedExp, 7) @[RoundRawFNToRecFN.scala 136:39]
    node common_overflow = geq(_T_159, asSInt(UInt<3>("h03"))) @[RoundRawFNToRecFN.scala 136:56]
    node common_totalUnderflow = lt(sRoundedExp, asSInt(UInt<8>("h06b"))) @[RoundRawFNToRecFN.scala 138:46]
    node _T_164 = mux(doShiftSigDown1, asSInt(UInt<9>("h081")), asSInt(UInt<9>("h082"))) @[RoundRawFNToRecFN.scala 142:21]
    node _T_165 = lt(io.in.sExp, _T_164) @[RoundRawFNToRecFN.scala 141:25]
    node common_underflow = and(anyRound, _T_165) @[RoundRawFNToRecFN.scala 140:18]
    node isNaNOut = or(io.invalidExc, io.in.isNaN) @[RoundRawFNToRecFN.scala 147:34]
    node notNaN_isSpecialInfOut = or(io.infiniteExc, io.in.isInf) @[RoundRawFNToRecFN.scala 148:49]
    node _T_167 = eq(isNaNOut, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 149:22]
    node _T_169 = eq(notNaN_isSpecialInfOut, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 149:36]
    node _T_170 = and(_T_167, _T_169) @[RoundRawFNToRecFN.scala 149:33]
    node _T_172 = eq(io.in.isZero, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 149:64]
    node commonCase = and(_T_170, _T_172) @[RoundRawFNToRecFN.scala 149:61]
    node overflow = and(commonCase, common_overflow) @[RoundRawFNToRecFN.scala 150:32]
    node underflow = and(commonCase, common_underflow) @[RoundRawFNToRecFN.scala 151:32]
    node _T_173 = and(commonCase, anyRound) @[RoundRawFNToRecFN.scala 152:43]
    node inexact = or(overflow, _T_173) @[RoundRawFNToRecFN.scala 152:28]
    node overflow_roundMagUp = or(roundingMode_nearest_even, roundMagUp) @[RoundRawFNToRecFN.scala 154:57]
    node _T_174 = and(commonCase, common_totalUnderflow) @[RoundRawFNToRecFN.scala 155:42]
    node pegMinNonzeroMagOut = and(_T_174, roundMagUp) @[RoundRawFNToRecFN.scala 155:67]
    node _T_175 = and(commonCase, overflow) @[RoundRawFNToRecFN.scala 156:41]
    node _T_177 = eq(overflow_roundMagUp, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 156:56]
    node pegMaxFiniteMagOut = and(_T_175, _T_177) @[RoundRawFNToRecFN.scala 156:53]
    node _T_178 = and(overflow, overflow_roundMagUp) @[RoundRawFNToRecFN.scala 158:45]
    node notNaN_isInfOut = or(notNaN_isSpecialInfOut, _T_178) @[RoundRawFNToRecFN.scala 158:32]
    node signOut = mux(isNaNOut, UInt<1>("h00"), io.in.sign) @[RoundRawFNToRecFN.scala 160:22]
    node _T_180 = or(io.in.isZero, common_totalUnderflow) @[RoundRawFNToRecFN.scala 163:32]
    node _T_183 = mux(_T_180, UInt<9>("h01c0"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 163:18]
    node _T_184 = not(_T_183) @[RoundRawFNToRecFN.scala 163:14]
    node _T_185 = and(common_expOut, _T_184) @[RoundRawFNToRecFN.scala 162:24]
    node _T_187 = not(UInt<9>("h06b")) @[RoundRawFNToRecFN.scala 168:19]
    node _T_189 = mux(pegMinNonzeroMagOut, _T_187, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 167:18]
    node _T_190 = not(_T_189) @[RoundRawFNToRecFN.scala 167:14]
    node _T_191 = and(_T_185, _T_190) @[RoundRawFNToRecFN.scala 166:17]
    node _T_194 = mux(pegMaxFiniteMagOut, UInt<9>("h080"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 171:18]
    node _T_195 = not(_T_194) @[RoundRawFNToRecFN.scala 171:14]
    node _T_196 = and(_T_191, _T_195) @[RoundRawFNToRecFN.scala 170:17]
    node _T_199 = mux(notNaN_isInfOut, UInt<9>("h040"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 175:18]
    node _T_200 = not(_T_199) @[RoundRawFNToRecFN.scala 175:14]
    node _T_201 = and(_T_196, _T_200) @[RoundRawFNToRecFN.scala 174:17]
    node _T_204 = mux(pegMinNonzeroMagOut, UInt<9>("h06b"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 179:16]
    node _T_205 = or(_T_201, _T_204) @[RoundRawFNToRecFN.scala 178:18]
    node _T_208 = mux(pegMaxFiniteMagOut, UInt<9>("h017f"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 183:16]
    node _T_209 = or(_T_205, _T_208) @[RoundRawFNToRecFN.scala 182:15]
    node _T_212 = mux(notNaN_isInfOut, UInt<9>("h0180"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 187:16]
    node _T_213 = or(_T_209, _T_212) @[RoundRawFNToRecFN.scala 186:15]
    node _T_216 = mux(isNaNOut, UInt<9>("h01c0"), UInt<1>("h00")) @[RoundRawFNToRecFN.scala 188:16]
    node expOut = or(_T_213, _T_216) @[RoundRawFNToRecFN.scala 187:71]
    node _T_217 = or(common_totalUnderflow, isNaNOut) @[RoundRawFNToRecFN.scala 190:35]
    node _T_219 = shl(UInt<1>("h01"), 22) @[RoundRawFNToRecFN.scala 191:34]
    node _T_221 = mux(isNaNOut, _T_219, UInt<1>("h00")) @[RoundRawFNToRecFN.scala 191:16]
    node _T_222 = mux(_T_217, _T_221, common_fractOut) @[RoundRawFNToRecFN.scala 190:12]
    node _T_223 = bits(pegMaxFiniteMagOut, 0, 0) @[Bitwise.scala 71:15]
    node _T_226 = mux(_T_223, UInt<23>("h07fffff"), UInt<23>("h00")) @[Bitwise.scala 71:12]
    node fractOut = or(_T_222, _T_226) @[RoundRawFNToRecFN.scala 193:11]
    node _T_227 = cat(signOut, expOut) @[Cat.scala 30:58]
    node _T_228 = cat(_T_227, fractOut) @[Cat.scala 30:58]
    io.out <= _T_228 @[RoundRawFNToRecFN.scala 196:12]
    node _T_229 = cat(underflow, inexact) @[Cat.scala 30:58]
    node _T_230 = cat(io.invalidExc, io.infiniteExc) @[Cat.scala 30:58]
    node _T_231 = cat(_T_230, overflow) @[Cat.scala 30:58]
    node _T_232 = cat(_T_231, _T_229) @[Cat.scala 30:58]
    io.exceptionFlags <= _T_232 @[RoundRawFNToRecFN.scala 197:23]
    
  module MulAddRecFN_preMul_1 : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip op : UInt<2>, flip a : UInt<65>, flip b : UInt<65>, flip c : UInt<65>, flip roundingMode : UInt<2>, mulAddA : UInt<53>, mulAddB : UInt<53>, mulAddC : UInt<106>, toPostMul : {highExpA : UInt<3>, isNaN_isQuietNaNA : UInt<1>, highExpB : UInt<3>, isNaN_isQuietNaNB : UInt<1>, signProd : UInt<1>, isZeroProd : UInt<1>, opSignC : UInt<1>, highExpC : UInt<3>, isNaN_isQuietNaNC : UInt<1>, isCDominant : UInt<1>, CAlignDist_0 : UInt<1>, CAlignDist : UInt<8>, bit0AlignedNegSigC : UInt<1>, highAlignedNegSigC : UInt<55>, sExpSum : UInt<14>, roundingMode : UInt<2>}}
    
    io is invalid
    io is invalid
    node signA = bits(io.a, 64, 64) @[MulAddRecFN.scala 102:22]
    node expA = bits(io.a, 63, 52) @[MulAddRecFN.scala 103:22]
    node fractA = bits(io.a, 51, 0) @[MulAddRecFN.scala 104:22]
    node _T_52 = bits(expA, 11, 9) @[MulAddRecFN.scala 105:24]
    node isZeroA = eq(_T_52, UInt<1>("h00")) @[MulAddRecFN.scala 105:49]
    node _T_55 = eq(isZeroA, UInt<1>("h00")) @[MulAddRecFN.scala 106:20]
    node sigA = cat(_T_55, fractA) @[Cat.scala 30:58]
    node signB = bits(io.b, 64, 64) @[MulAddRecFN.scala 108:22]
    node expB = bits(io.b, 63, 52) @[MulAddRecFN.scala 109:22]
    node fractB = bits(io.b, 51, 0) @[MulAddRecFN.scala 110:22]
    node _T_56 = bits(expB, 11, 9) @[MulAddRecFN.scala 111:24]
    node isZeroB = eq(_T_56, UInt<1>("h00")) @[MulAddRecFN.scala 111:49]
    node _T_59 = eq(isZeroB, UInt<1>("h00")) @[MulAddRecFN.scala 112:20]
    node sigB = cat(_T_59, fractB) @[Cat.scala 30:58]
    node _T_60 = bits(io.c, 64, 64) @[MulAddRecFN.scala 114:23]
    node _T_61 = bits(io.op, 0, 0) @[MulAddRecFN.scala 114:52]
    node opSignC = xor(_T_60, _T_61) @[MulAddRecFN.scala 114:45]
    node expC = bits(io.c, 63, 52) @[MulAddRecFN.scala 115:22]
    node fractC = bits(io.c, 51, 0) @[MulAddRecFN.scala 116:22]
    node _T_62 = bits(expC, 11, 9) @[MulAddRecFN.scala 117:24]
    node isZeroC = eq(_T_62, UInt<1>("h00")) @[MulAddRecFN.scala 117:49]
    node _T_65 = eq(isZeroC, UInt<1>("h00")) @[MulAddRecFN.scala 118:20]
    node sigC = cat(_T_65, fractC) @[Cat.scala 30:58]
    node _T_66 = xor(signA, signB) @[MulAddRecFN.scala 122:26]
    node _T_67 = bits(io.op, 1, 1) @[MulAddRecFN.scala 122:41]
    node signProd = xor(_T_66, _T_67) @[MulAddRecFN.scala 122:34]
    node isZeroProd = or(isZeroA, isZeroB) @[MulAddRecFN.scala 123:30]
    node _T_68 = bits(expB, 11, 11) @[MulAddRecFN.scala 125:34]
    node _T_70 = eq(_T_68, UInt<1>("h00")) @[MulAddRecFN.scala 125:28]
    node _T_71 = bits(_T_70, 0, 0) @[Bitwise.scala 71:15]
    node _T_74 = mux(_T_71, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 71:12]
    node _T_75 = bits(expB, 10, 0) @[MulAddRecFN.scala 125:51]
    node _T_76 = cat(_T_74, _T_75) @[Cat.scala 30:58]
    node _T_77 = add(expA, _T_76) @[MulAddRecFN.scala 125:14]
    node _T_78 = tail(_T_77, 1) @[MulAddRecFN.scala 125:14]
    node _T_80 = add(_T_78, UInt<6>("h038")) @[MulAddRecFN.scala 125:70]
    node sExpAlignedProd = tail(_T_80, 1) @[MulAddRecFN.scala 125:70]
    node doSubMags = xor(signProd, opSignC) @[MulAddRecFN.scala 130:30]
    node _T_81 = sub(sExpAlignedProd, expC) @[MulAddRecFN.scala 132:42]
    node _T_82 = asUInt(_T_81) @[MulAddRecFN.scala 132:42]
    node sNatCAlignDist = tail(_T_82, 1) @[MulAddRecFN.scala 132:42]
    node _T_83 = bits(sNatCAlignDist, 13, 13) @[MulAddRecFN.scala 133:56]
    node CAlignDist_floor = or(isZeroProd, _T_83) @[MulAddRecFN.scala 133:39]
    node _T_84 = bits(sNatCAlignDist, 12, 0) @[MulAddRecFN.scala 135:44]
    node _T_86 = eq(_T_84, UInt<1>("h00")) @[MulAddRecFN.scala 135:62]
    node CAlignDist_0 = or(CAlignDist_floor, _T_86) @[MulAddRecFN.scala 135:26]
    node _T_88 = eq(isZeroC, UInt<1>("h00")) @[MulAddRecFN.scala 137:9]
    node _T_89 = bits(sNatCAlignDist, 12, 0) @[MulAddRecFN.scala 139:33]
    node _T_91 = lt(_T_89, UInt<6>("h036")) @[MulAddRecFN.scala 139:51]
    node _T_92 = or(CAlignDist_floor, _T_91) @[MulAddRecFN.scala 138:31]
    node isCDominant = and(_T_88, _T_92) @[MulAddRecFN.scala 137:19]
    node _T_94 = bits(sNatCAlignDist, 12, 0) @[MulAddRecFN.scala 143:31]
    node _T_96 = lt(_T_94, UInt<8>("h0a1")) @[MulAddRecFN.scala 143:49]
    node _T_97 = bits(sNatCAlignDist, 7, 0) @[MulAddRecFN.scala 144:31]
    node _T_99 = mux(_T_96, _T_97, UInt<8>("h0a1")) @[MulAddRecFN.scala 143:16]
    node CAlignDist = mux(CAlignDist_floor, UInt<1>("h00"), _T_99) @[MulAddRecFN.scala 141:12]
    node sExpSum = mux(CAlignDist_floor, expC, sExpAlignedProd) @[MulAddRecFN.scala 148:22]
    node _T_100 = bits(CAlignDist, 7, 7) @[primitives.scala 56:25]
    node _T_101 = bits(CAlignDist, 6, 0) @[primitives.scala 57:26]
    node _T_102 = bits(_T_101, 6, 6) @[primitives.scala 56:25]
    node _T_103 = bits(_T_101, 5, 0) @[primitives.scala 57:26]
    node _T_106 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_103) @[primitives.scala 68:52]
    node _T_107 = bits(_T_106, 63, 31) @[primitives.scala 69:26]
    node _T_108 = bits(_T_107, 31, 0) @[Bitwise.scala 108:18]
    node _T_111 = shl(UInt<16>("h0ffff"), 16) @[Bitwise.scala 101:47]
    node _T_112 = xor(UInt<32>("h0ffffffff"), _T_111) @[Bitwise.scala 101:21]
    node _T_113 = shr(_T_108, 16) @[Bitwise.scala 102:21]
    node _T_114 = and(_T_113, _T_112) @[Bitwise.scala 102:31]
    node _T_115 = bits(_T_108, 15, 0) @[Bitwise.scala 102:46]
    node _T_116 = shl(_T_115, 16) @[Bitwise.scala 102:65]
    node _T_117 = not(_T_112) @[Bitwise.scala 102:77]
    node _T_118 = and(_T_116, _T_117) @[Bitwise.scala 102:75]
    node _T_119 = or(_T_114, _T_118) @[Bitwise.scala 102:39]
    node _T_120 = bits(_T_112, 23, 0) @[Bitwise.scala 101:28]
    node _T_121 = shl(_T_120, 8) @[Bitwise.scala 101:47]
    node _T_122 = xor(_T_112, _T_121) @[Bitwise.scala 101:21]
    node _T_123 = shr(_T_119, 8) @[Bitwise.scala 102:21]
    node _T_124 = and(_T_123, _T_122) @[Bitwise.scala 102:31]
    node _T_125 = bits(_T_119, 23, 0) @[Bitwise.scala 102:46]
    node _T_126 = shl(_T_125, 8) @[Bitwise.scala 102:65]
    node _T_127 = not(_T_122) @[Bitwise.scala 102:77]
    node _T_128 = and(_T_126, _T_127) @[Bitwise.scala 102:75]
    node _T_129 = or(_T_124, _T_128) @[Bitwise.scala 102:39]
    node _T_130 = bits(_T_122, 27, 0) @[Bitwise.scala 101:28]
    node _T_131 = shl(_T_130, 4) @[Bitwise.scala 101:47]
    node _T_132 = xor(_T_122, _T_131) @[Bitwise.scala 101:21]
    node _T_133 = shr(_T_129, 4) @[Bitwise.scala 102:21]
    node _T_134 = and(_T_133, _T_132) @[Bitwise.scala 102:31]
    node _T_135 = bits(_T_129, 27, 0) @[Bitwise.scala 102:46]
    node _T_136 = shl(_T_135, 4) @[Bitwise.scala 102:65]
    node _T_137 = not(_T_132) @[Bitwise.scala 102:77]
    node _T_138 = and(_T_136, _T_137) @[Bitwise.scala 102:75]
    node _T_139 = or(_T_134, _T_138) @[Bitwise.scala 102:39]
    node _T_140 = bits(_T_132, 29, 0) @[Bitwise.scala 101:28]
    node _T_141 = shl(_T_140, 2) @[Bitwise.scala 101:47]
    node _T_142 = xor(_T_132, _T_141) @[Bitwise.scala 101:21]
    node _T_143 = shr(_T_139, 2) @[Bitwise.scala 102:21]
    node _T_144 = and(_T_143, _T_142) @[Bitwise.scala 102:31]
    node _T_145 = bits(_T_139, 29, 0) @[Bitwise.scala 102:46]
    node _T_146 = shl(_T_145, 2) @[Bitwise.scala 102:65]
    node _T_147 = not(_T_142) @[Bitwise.scala 102:77]
    node _T_148 = and(_T_146, _T_147) @[Bitwise.scala 102:75]
    node _T_149 = or(_T_144, _T_148) @[Bitwise.scala 102:39]
    node _T_150 = bits(_T_142, 30, 0) @[Bitwise.scala 101:28]
    node _T_151 = shl(_T_150, 1) @[Bitwise.scala 101:47]
    node _T_152 = xor(_T_142, _T_151) @[Bitwise.scala 101:21]
    node _T_153 = shr(_T_149, 1) @[Bitwise.scala 102:21]
    node _T_154 = and(_T_153, _T_152) @[Bitwise.scala 102:31]
    node _T_155 = bits(_T_149, 30, 0) @[Bitwise.scala 102:46]
    node _T_156 = shl(_T_155, 1) @[Bitwise.scala 102:65]
    node _T_157 = not(_T_152) @[Bitwise.scala 102:77]
    node _T_158 = and(_T_156, _T_157) @[Bitwise.scala 102:75]
    node _T_159 = or(_T_154, _T_158) @[Bitwise.scala 102:39]
    node _T_160 = bits(_T_107, 32, 32) @[Bitwise.scala 108:44]
    node _T_161 = cat(_T_159, _T_160) @[Cat.scala 30:58]
    node _T_162 = not(_T_161) @[primitives.scala 65:36]
    node _T_163 = mux(_T_102, UInt<1>("h00"), _T_162) @[primitives.scala 65:21]
    node _T_164 = not(_T_163) @[primitives.scala 65:17]
    node _T_166 = cat(_T_164, UInt<20>("h0fffff")) @[Cat.scala 30:58]
    node _T_167 = bits(_T_101, 6, 6) @[primitives.scala 56:25]
    node _T_168 = bits(_T_101, 5, 0) @[primitives.scala 57:26]
    node _T_170 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_168) @[primitives.scala 68:52]
    node _T_171 = bits(_T_170, 19, 0) @[primitives.scala 69:26]
    node _T_172 = bits(_T_171, 15, 0) @[Bitwise.scala 108:18]
    node _T_175 = shl(UInt<8>("h0ff"), 8) @[Bitwise.scala 101:47]
    node _T_176 = xor(UInt<16>("h0ffff"), _T_175) @[Bitwise.scala 101:21]
    node _T_177 = shr(_T_172, 8) @[Bitwise.scala 102:21]
    node _T_178 = and(_T_177, _T_176) @[Bitwise.scala 102:31]
    node _T_179 = bits(_T_172, 7, 0) @[Bitwise.scala 102:46]
    node _T_180 = shl(_T_179, 8) @[Bitwise.scala 102:65]
    node _T_181 = not(_T_176) @[Bitwise.scala 102:77]
    node _T_182 = and(_T_180, _T_181) @[Bitwise.scala 102:75]
    node _T_183 = or(_T_178, _T_182) @[Bitwise.scala 102:39]
    node _T_184 = bits(_T_176, 11, 0) @[Bitwise.scala 101:28]
    node _T_185 = shl(_T_184, 4) @[Bitwise.scala 101:47]
    node _T_186 = xor(_T_176, _T_185) @[Bitwise.scala 101:21]
    node _T_187 = shr(_T_183, 4) @[Bitwise.scala 102:21]
    node _T_188 = and(_T_187, _T_186) @[Bitwise.scala 102:31]
    node _T_189 = bits(_T_183, 11, 0) @[Bitwise.scala 102:46]
    node _T_190 = shl(_T_189, 4) @[Bitwise.scala 102:65]
    node _T_191 = not(_T_186) @[Bitwise.scala 102:77]
    node _T_192 = and(_T_190, _T_191) @[Bitwise.scala 102:75]
    node _T_193 = or(_T_188, _T_192) @[Bitwise.scala 102:39]
    node _T_194 = bits(_T_186, 13, 0) @[Bitwise.scala 101:28]
    node _T_195 = shl(_T_194, 2) @[Bitwise.scala 101:47]
    node _T_196 = xor(_T_186, _T_195) @[Bitwise.scala 101:21]
    node _T_197 = shr(_T_193, 2) @[Bitwise.scala 102:21]
    node _T_198 = and(_T_197, _T_196) @[Bitwise.scala 102:31]
    node _T_199 = bits(_T_193, 13, 0) @[Bitwise.scala 102:46]
    node _T_200 = shl(_T_199, 2) @[Bitwise.scala 102:65]
    node _T_201 = not(_T_196) @[Bitwise.scala 102:77]
    node _T_202 = and(_T_200, _T_201) @[Bitwise.scala 102:75]
    node _T_203 = or(_T_198, _T_202) @[Bitwise.scala 102:39]
    node _T_204 = bits(_T_196, 14, 0) @[Bitwise.scala 101:28]
    node _T_205 = shl(_T_204, 1) @[Bitwise.scala 101:47]
    node _T_206 = xor(_T_196, _T_205) @[Bitwise.scala 101:21]
    node _T_207 = shr(_T_203, 1) @[Bitwise.scala 102:21]
    node _T_208 = and(_T_207, _T_206) @[Bitwise.scala 102:31]
    node _T_209 = bits(_T_203, 14, 0) @[Bitwise.scala 102:46]
    node _T_210 = shl(_T_209, 1) @[Bitwise.scala 102:65]
    node _T_211 = not(_T_206) @[Bitwise.scala 102:77]
    node _T_212 = and(_T_210, _T_211) @[Bitwise.scala 102:75]
    node _T_213 = or(_T_208, _T_212) @[Bitwise.scala 102:39]
    node _T_214 = bits(_T_171, 19, 16) @[Bitwise.scala 108:44]
    node _T_215 = bits(_T_214, 1, 0) @[Bitwise.scala 108:18]
    node _T_216 = bits(_T_215, 0, 0) @[Bitwise.scala 108:18]
    node _T_217 = bits(_T_215, 1, 1) @[Bitwise.scala 108:44]
    node _T_218 = cat(_T_216, _T_217) @[Cat.scala 30:58]
    node _T_219 = bits(_T_214, 3, 2) @[Bitwise.scala 108:44]
    node _T_220 = bits(_T_219, 0, 0) @[Bitwise.scala 108:18]
    node _T_221 = bits(_T_219, 1, 1) @[Bitwise.scala 108:44]
    node _T_222 = cat(_T_220, _T_221) @[Cat.scala 30:58]
    node _T_223 = cat(_T_218, _T_222) @[Cat.scala 30:58]
    node _T_224 = cat(_T_213, _T_223) @[Cat.scala 30:58]
    node _T_226 = mux(_T_167, _T_224, UInt<1>("h00")) @[primitives.scala 59:20]
    node CExtraMask = mux(_T_100, _T_166, _T_226) @[primitives.scala 61:20]
    node _T_227 = not(sigC) @[MulAddRecFN.scala 151:34]
    node negSigC = mux(doSubMags, _T_227, sigC) @[MulAddRecFN.scala 151:22]
    node _T_228 = bits(doSubMags, 0, 0) @[Bitwise.scala 71:15]
    node _T_231 = mux(_T_228, UInt<108>("h0fffffffffffffffffffffffffff"), UInt<108>("h00")) @[Bitwise.scala 71:12]
    node _T_232 = cat(doSubMags, negSigC) @[Cat.scala 30:58]
    node _T_233 = cat(_T_232, _T_231) @[Cat.scala 30:58]
    node _T_234 = asSInt(_T_233) @[MulAddRecFN.scala 154:64]
    node _T_235 = dshr(_T_234, CAlignDist) @[MulAddRecFN.scala 154:70]
    node _T_236 = and(sigC, CExtraMask) @[MulAddRecFN.scala 156:19]
    node _T_238 = neq(_T_236, UInt<1>("h00")) @[MulAddRecFN.scala 156:33]
    node _T_239 = xor(_T_238, doSubMags) @[MulAddRecFN.scala 156:37]
    node _T_240 = asUInt(_T_235) @[Cat.scala 30:58]
    node _T_241 = cat(_T_240, _T_239) @[Cat.scala 30:58]
    node alignedNegSigC = bits(_T_241, 161, 0) @[MulAddRecFN.scala 157:10]
    io.mulAddA <= sigA @[MulAddRecFN.scala 159:16]
    io.mulAddB <= sigB @[MulAddRecFN.scala 160:16]
    node _T_242 = bits(alignedNegSigC, 106, 1) @[MulAddRecFN.scala 161:33]
    io.mulAddC <= _T_242 @[MulAddRecFN.scala 161:16]
    node _T_243 = bits(expA, 11, 9) @[MulAddRecFN.scala 163:44]
    io.toPostMul.highExpA <= _T_243 @[MulAddRecFN.scala 163:37]
    node _T_244 = bits(fractA, 51, 51) @[MulAddRecFN.scala 164:46]
    io.toPostMul.isNaN_isQuietNaNA <= _T_244 @[MulAddRecFN.scala 164:37]
    node _T_245 = bits(expB, 11, 9) @[MulAddRecFN.scala 165:44]
    io.toPostMul.highExpB <= _T_245 @[MulAddRecFN.scala 165:37]
    node _T_246 = bits(fractB, 51, 51) @[MulAddRecFN.scala 166:46]
    io.toPostMul.isNaN_isQuietNaNB <= _T_246 @[MulAddRecFN.scala 166:37]
    io.toPostMul.signProd <= signProd @[MulAddRecFN.scala 167:37]
    io.toPostMul.isZeroProd <= isZeroProd @[MulAddRecFN.scala 168:37]
    io.toPostMul.opSignC <= opSignC @[MulAddRecFN.scala 169:37]
    node _T_247 = bits(expC, 11, 9) @[MulAddRecFN.scala 170:44]
    io.toPostMul.highExpC <= _T_247 @[MulAddRecFN.scala 170:37]
    node _T_248 = bits(fractC, 51, 51) @[MulAddRecFN.scala 171:46]
    io.toPostMul.isNaN_isQuietNaNC <= _T_248 @[MulAddRecFN.scala 171:37]
    io.toPostMul.isCDominant <= isCDominant @[MulAddRecFN.scala 172:37]
    io.toPostMul.CAlignDist_0 <= CAlignDist_0 @[MulAddRecFN.scala 173:37]
    io.toPostMul.CAlignDist <= CAlignDist @[MulAddRecFN.scala 174:37]
    node _T_249 = bits(alignedNegSigC, 0, 0) @[MulAddRecFN.scala 175:54]
    io.toPostMul.bit0AlignedNegSigC <= _T_249 @[MulAddRecFN.scala 175:37]
    node _T_250 = bits(alignedNegSigC, 161, 107) @[MulAddRecFN.scala 177:23]
    io.toPostMul.highAlignedNegSigC <= _T_250 @[MulAddRecFN.scala 176:37]
    io.toPostMul.sExpSum <= sExpSum @[MulAddRecFN.scala 178:37]
    io.toPostMul.roundingMode <= io.roundingMode @[MulAddRecFN.scala 179:37]
    
  module MulAddRecFN_postMul_1 : 
    input clock : Clock
    input reset : UInt<1>
    output io : {flip fromPreMul : {highExpA : UInt<3>, isNaN_isQuietNaNA : UInt<1>, highExpB : UInt<3>, isNaN_isQuietNaNB : UInt<1>, signProd : UInt<1>, isZeroProd : UInt<1>, opSignC : UInt<1>, highExpC : UInt<3>, isNaN_isQuietNaNC : UInt<1>, isCDominant : UInt<1>, CAlignDist_0 : UInt<1>, CAlignDist : UInt<8>, bit0AlignedNegSigC : UInt<1>, highAlignedNegSigC : UInt<55>, sExpSum : UInt<14>, roundingMode : UInt<2>}, flip mulAddResult : UInt<107>, out : UInt<65>, exceptionFlags : UInt<5>}
    
    io is invalid
    io is invalid
    node isZeroA = eq(io.fromPreMul.highExpA, UInt<1>("h00")) @[MulAddRecFN.scala 207:46]
    node _T_43 = bits(io.fromPreMul.highExpA, 2, 1) @[MulAddRecFN.scala 208:45]
    node isSpecialA = eq(_T_43, UInt<2>("h03")) @[MulAddRecFN.scala 208:52]
    node _T_45 = bits(io.fromPreMul.highExpA, 0, 0) @[MulAddRecFN.scala 209:56]
    node _T_47 = eq(_T_45, UInt<1>("h00")) @[MulAddRecFN.scala 209:32]
    node isInfA = and(isSpecialA, _T_47) @[MulAddRecFN.scala 209:29]
    node _T_48 = bits(io.fromPreMul.highExpA, 0, 0) @[MulAddRecFN.scala 210:56]
    node isNaNA = and(isSpecialA, _T_48) @[MulAddRecFN.scala 210:29]
    node _T_50 = eq(io.fromPreMul.isNaN_isQuietNaNA, UInt<1>("h00")) @[MulAddRecFN.scala 211:31]
    node isSigNaNA = and(isNaNA, _T_50) @[MulAddRecFN.scala 211:28]
    node isZeroB = eq(io.fromPreMul.highExpB, UInt<1>("h00")) @[MulAddRecFN.scala 213:46]
    node _T_52 = bits(io.fromPreMul.highExpB, 2, 1) @[MulAddRecFN.scala 214:45]
    node isSpecialB = eq(_T_52, UInt<2>("h03")) @[MulAddRecFN.scala 214:52]
    node _T_54 = bits(io.fromPreMul.highExpB, 0, 0) @[MulAddRecFN.scala 215:56]
    node _T_56 = eq(_T_54, UInt<1>("h00")) @[MulAddRecFN.scala 215:32]
    node isInfB = and(isSpecialB, _T_56) @[MulAddRecFN.scala 215:29]
    node _T_57 = bits(io.fromPreMul.highExpB, 0, 0) @[MulAddRecFN.scala 216:56]
    node isNaNB = and(isSpecialB, _T_57) @[MulAddRecFN.scala 216:29]
    node _T_59 = eq(io.fromPreMul.isNaN_isQuietNaNB, UInt<1>("h00")) @[MulAddRecFN.scala 217:31]
    node isSigNaNB = and(isNaNB, _T_59) @[MulAddRecFN.scala 217:28]
    node isZeroC = eq(io.fromPreMul.highExpC, UInt<1>("h00")) @[MulAddRecFN.scala 219:46]
    node _T_61 = bits(io.fromPreMul.highExpC, 2, 1) @[MulAddRecFN.scala 220:45]
    node isSpecialC = eq(_T_61, UInt<2>("h03")) @[MulAddRecFN.scala 220:52]
    node _T_63 = bits(io.fromPreMul.highExpC, 0, 0) @[MulAddRecFN.scala 221:56]
    node _T_65 = eq(_T_63, UInt<1>("h00")) @[MulAddRecFN.scala 221:32]
    node isInfC = and(isSpecialC, _T_65) @[MulAddRecFN.scala 221:29]
    node _T_66 = bits(io.fromPreMul.highExpC, 0, 0) @[MulAddRecFN.scala 222:56]
    node isNaNC = and(isSpecialC, _T_66) @[MulAddRecFN.scala 222:29]
    node _T_68 = eq(io.fromPreMul.isNaN_isQuietNaNC, UInt<1>("h00")) @[MulAddRecFN.scala 223:31]
    node isSigNaNC = and(isNaNC, _T_68) @[MulAddRecFN.scala 223:28]
    node roundingMode_nearest_even = eq(io.fromPreMul.roundingMode, UInt<2>("h00")) @[MulAddRecFN.scala 226:37]
    node roundingMode_minMag = eq(io.fromPreMul.roundingMode, UInt<2>("h01")) @[MulAddRecFN.scala 227:59]
    node roundingMode_min = eq(io.fromPreMul.roundingMode, UInt<2>("h02")) @[MulAddRecFN.scala 228:59]
    node roundingMode_max = eq(io.fromPreMul.roundingMode, UInt<2>("h03")) @[MulAddRecFN.scala 229:59]
    node signZeroNotEqOpSigns = mux(roundingMode_min, UInt<1>("h01"), UInt<1>("h00")) @[MulAddRecFN.scala 231:35]
    node doSubMags = xor(io.fromPreMul.signProd, io.fromPreMul.opSignC) @[MulAddRecFN.scala 232:44]
    node _T_71 = bits(io.mulAddResult, 106, 106) @[MulAddRecFN.scala 237:32]
    node _T_73 = add(io.fromPreMul.highAlignedNegSigC, UInt<1>("h01")) @[MulAddRecFN.scala 238:50]
    node _T_74 = tail(_T_73, 1) @[MulAddRecFN.scala 238:50]
    node _T_75 = mux(_T_71, _T_74, io.fromPreMul.highAlignedNegSigC) @[MulAddRecFN.scala 237:16]
    node _T_76 = bits(io.mulAddResult, 105, 0) @[MulAddRecFN.scala 241:28]
    node _T_77 = cat(_T_75, _T_76) @[Cat.scala 30:58]
    node sigSum = cat(_T_77, io.fromPreMul.bit0AlignedNegSigC) @[Cat.scala 30:58]
    node _T_79 = bits(sigSum, 108, 1) @[MulAddRecFN.scala 248:38]
    node _T_80 = xor(UInt<108>("h00"), _T_79) @[MulAddRecFN.scala 191:27]
    node _T_81 = or(UInt<108>("h00"), _T_79) @[MulAddRecFN.scala 191:37]
    node _T_82 = shl(_T_81, 1) @[MulAddRecFN.scala 191:41]
    node _T_83 = xor(_T_80, _T_82) @[MulAddRecFN.scala 191:32]
    node _T_85 = bits(_T_83, 107, 0) @[primitives.scala 79:35]
    node _T_86 = bits(_T_85, 107, 64) @[CircuitMath.scala 35:17]
    node _T_87 = bits(_T_85, 63, 0) @[CircuitMath.scala 36:17]
    node _T_89 = neq(_T_86, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_90 = bits(_T_86, 43, 32) @[CircuitMath.scala 35:17]
    node _T_91 = bits(_T_86, 31, 0) @[CircuitMath.scala 36:17]
    node _T_93 = neq(_T_90, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_94 = bits(_T_90, 11, 8) @[CircuitMath.scala 35:17]
    node _T_95 = bits(_T_90, 7, 0) @[CircuitMath.scala 36:17]
    node _T_97 = neq(_T_94, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_98 = bits(_T_94, 3, 3) @[CircuitMath.scala 32:12]
    node _T_100 = bits(_T_94, 2, 2) @[CircuitMath.scala 32:12]
    node _T_102 = bits(_T_94, 1, 1) @[CircuitMath.scala 30:8]
    node _T_103 = mux(_T_100, UInt<2>("h02"), _T_102) @[CircuitMath.scala 32:10]
    node _T_104 = mux(_T_98, UInt<2>("h03"), _T_103) @[CircuitMath.scala 32:10]
    node _T_105 = bits(_T_95, 7, 4) @[CircuitMath.scala 35:17]
    node _T_106 = bits(_T_95, 3, 0) @[CircuitMath.scala 36:17]
    node _T_108 = neq(_T_105, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_109 = bits(_T_105, 3, 3) @[CircuitMath.scala 32:12]
    node _T_111 = bits(_T_105, 2, 2) @[CircuitMath.scala 32:12]
    node _T_113 = bits(_T_105, 1, 1) @[CircuitMath.scala 30:8]
    node _T_114 = mux(_T_111, UInt<2>("h02"), _T_113) @[CircuitMath.scala 32:10]
    node _T_115 = mux(_T_109, UInt<2>("h03"), _T_114) @[CircuitMath.scala 32:10]
    node _T_116 = bits(_T_106, 3, 3) @[CircuitMath.scala 32:12]
    node _T_118 = bits(_T_106, 2, 2) @[CircuitMath.scala 32:12]
    node _T_120 = bits(_T_106, 1, 1) @[CircuitMath.scala 30:8]
    node _T_121 = mux(_T_118, UInt<2>("h02"), _T_120) @[CircuitMath.scala 32:10]
    node _T_122 = mux(_T_116, UInt<2>("h03"), _T_121) @[CircuitMath.scala 32:10]
    node _T_123 = mux(_T_108, _T_115, _T_122) @[CircuitMath.scala 38:21]
    node _T_124 = cat(_T_108, _T_123) @[Cat.scala 30:58]
    node _T_125 = mux(_T_97, _T_104, _T_124) @[CircuitMath.scala 38:21]
    node _T_126 = cat(_T_97, _T_125) @[Cat.scala 30:58]
    node _T_127 = bits(_T_91, 31, 16) @[CircuitMath.scala 35:17]
    node _T_128 = bits(_T_91, 15, 0) @[CircuitMath.scala 36:17]
    node _T_130 = neq(_T_127, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_131 = bits(_T_127, 15, 8) @[CircuitMath.scala 35:17]
    node _T_132 = bits(_T_127, 7, 0) @[CircuitMath.scala 36:17]
    node _T_134 = neq(_T_131, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_135 = bits(_T_131, 7, 4) @[CircuitMath.scala 35:17]
    node _T_136 = bits(_T_131, 3, 0) @[CircuitMath.scala 36:17]
    node _T_138 = neq(_T_135, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_139 = bits(_T_135, 3, 3) @[CircuitMath.scala 32:12]
    node _T_141 = bits(_T_135, 2, 2) @[CircuitMath.scala 32:12]
    node _T_143 = bits(_T_135, 1, 1) @[CircuitMath.scala 30:8]
    node _T_144 = mux(_T_141, UInt<2>("h02"), _T_143) @[CircuitMath.scala 32:10]
    node _T_145 = mux(_T_139, UInt<2>("h03"), _T_144) @[CircuitMath.scala 32:10]
    node _T_146 = bits(_T_136, 3, 3) @[CircuitMath.scala 32:12]
    node _T_148 = bits(_T_136, 2, 2) @[CircuitMath.scala 32:12]
    node _T_150 = bits(_T_136, 1, 1) @[CircuitMath.scala 30:8]
    node _T_151 = mux(_T_148, UInt<2>("h02"), _T_150) @[CircuitMath.scala 32:10]
    node _T_152 = mux(_T_146, UInt<2>("h03"), _T_151) @[CircuitMath.scala 32:10]
    node _T_153 = mux(_T_138, _T_145, _T_152) @[CircuitMath.scala 38:21]
    node _T_154 = cat(_T_138, _T_153) @[Cat.scala 30:58]
    node _T_155 = bits(_T_132, 7, 4) @[CircuitMath.scala 35:17]
    node _T_156 = bits(_T_132, 3, 0) @[CircuitMath.scala 36:17]
    node _T_158 = neq(_T_155, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_159 = bits(_T_155, 3, 3) @[CircuitMath.scala 32:12]
    node _T_161 = bits(_T_155, 2, 2) @[CircuitMath.scala 32:12]
    node _T_163 = bits(_T_155, 1, 1) @[CircuitMath.scala 30:8]
    node _T_164 = mux(_T_161, UInt<2>("h02"), _T_163) @[CircuitMath.scala 32:10]
    node _T_165 = mux(_T_159, UInt<2>("h03"), _T_164) @[CircuitMath.scala 32:10]
    node _T_166 = bits(_T_156, 3, 3) @[CircuitMath.scala 32:12]
    node _T_168 = bits(_T_156, 2, 2) @[CircuitMath.scala 32:12]
    node _T_170 = bits(_T_156, 1, 1) @[CircuitMath.scala 30:8]
    node _T_171 = mux(_T_168, UInt<2>("h02"), _T_170) @[CircuitMath.scala 32:10]
    node _T_172 = mux(_T_166, UInt<2>("h03"), _T_171) @[CircuitMath.scala 32:10]
    node _T_173 = mux(_T_158, _T_165, _T_172) @[CircuitMath.scala 38:21]
    node _T_174 = cat(_T_158, _T_173) @[Cat.scala 30:58]
    node _T_175 = mux(_T_134, _T_154, _T_174) @[CircuitMath.scala 38:21]
    node _T_176 = cat(_T_134, _T_175) @[Cat.scala 30:58]
    node _T_177 = bits(_T_128, 15, 8) @[CircuitMath.scala 35:17]
    node _T_178 = bits(_T_128, 7, 0) @[CircuitMath.scala 36:17]
    node _T_180 = neq(_T_177, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_181 = bits(_T_177, 7, 4) @[CircuitMath.scala 35:17]
    node _T_182 = bits(_T_177, 3, 0) @[CircuitMath.scala 36:17]
    node _T_184 = neq(_T_181, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_185 = bits(_T_181, 3, 3) @[CircuitMath.scala 32:12]
    node _T_187 = bits(_T_181, 2, 2) @[CircuitMath.scala 32:12]
    node _T_189 = bits(_T_181, 1, 1) @[CircuitMath.scala 30:8]
    node _T_190 = mux(_T_187, UInt<2>("h02"), _T_189) @[CircuitMath.scala 32:10]
    node _T_191 = mux(_T_185, UInt<2>("h03"), _T_190) @[CircuitMath.scala 32:10]
    node _T_192 = bits(_T_182, 3, 3) @[CircuitMath.scala 32:12]
    node _T_194 = bits(_T_182, 2, 2) @[CircuitMath.scala 32:12]
    node _T_196 = bits(_T_182, 1, 1) @[CircuitMath.scala 30:8]
    node _T_197 = mux(_T_194, UInt<2>("h02"), _T_196) @[CircuitMath.scala 32:10]
    node _T_198 = mux(_T_192, UInt<2>("h03"), _T_197) @[CircuitMath.scala 32:10]
    node _T_199 = mux(_T_184, _T_191, _T_198) @[CircuitMath.scala 38:21]
    node _T_200 = cat(_T_184, _T_199) @[Cat.scala 30:58]
    node _T_201 = bits(_T_178, 7, 4) @[CircuitMath.scala 35:17]
    node _T_202 = bits(_T_178, 3, 0) @[CircuitMath.scala 36:17]
    node _T_204 = neq(_T_201, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_205 = bits(_T_201, 3, 3) @[CircuitMath.scala 32:12]
    node _T_207 = bits(_T_201, 2, 2) @[CircuitMath.scala 32:12]
    node _T_209 = bits(_T_201, 1, 1) @[CircuitMath.scala 30:8]
    node _T_210 = mux(_T_207, UInt<2>("h02"), _T_209) @[CircuitMath.scala 32:10]
    node _T_211 = mux(_T_205, UInt<2>("h03"), _T_210) @[CircuitMath.scala 32:10]
    node _T_212 = bits(_T_202, 3, 3) @[CircuitMath.scala 32:12]
    node _T_214 = bits(_T_202, 2, 2) @[CircuitMath.scala 32:12]
    node _T_216 = bits(_T_202, 1, 1) @[CircuitMath.scala 30:8]
    node _T_217 = mux(_T_214, UInt<2>("h02"), _T_216) @[CircuitMath.scala 32:10]
    node _T_218 = mux(_T_212, UInt<2>("h03"), _T_217) @[CircuitMath.scala 32:10]
    node _T_219 = mux(_T_204, _T_211, _T_218) @[CircuitMath.scala 38:21]
    node _T_220 = cat(_T_204, _T_219) @[Cat.scala 30:58]
    node _T_221 = mux(_T_180, _T_200, _T_220) @[CircuitMath.scala 38:21]
    node _T_222 = cat(_T_180, _T_221) @[Cat.scala 30:58]
    node _T_223 = mux(_T_130, _T_176, _T_222) @[CircuitMath.scala 38:21]
    node _T_224 = cat(_T_130, _T_223) @[Cat.scala 30:58]
    node _T_225 = mux(_T_93, _T_126, _T_224) @[CircuitMath.scala 38:21]
    node _T_226 = cat(_T_93, _T_225) @[Cat.scala 30:58]
    node _T_227 = bits(_T_87, 63, 32) @[CircuitMath.scala 35:17]
    node _T_228 = bits(_T_87, 31, 0) @[CircuitMath.scala 36:17]
    node _T_230 = neq(_T_227, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_231 = bits(_T_227, 31, 16) @[CircuitMath.scala 35:17]
    node _T_232 = bits(_T_227, 15, 0) @[CircuitMath.scala 36:17]
    node _T_234 = neq(_T_231, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_235 = bits(_T_231, 15, 8) @[CircuitMath.scala 35:17]
    node _T_236 = bits(_T_231, 7, 0) @[CircuitMath.scala 36:17]
    node _T_238 = neq(_T_235, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_239 = bits(_T_235, 7, 4) @[CircuitMath.scala 35:17]
    node _T_240 = bits(_T_235, 3, 0) @[CircuitMath.scala 36:17]
    node _T_242 = neq(_T_239, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_243 = bits(_T_239, 3, 3) @[CircuitMath.scala 32:12]
    node _T_245 = bits(_T_239, 2, 2) @[CircuitMath.scala 32:12]
    node _T_247 = bits(_T_239, 1, 1) @[CircuitMath.scala 30:8]
    node _T_248 = mux(_T_245, UInt<2>("h02"), _T_247) @[CircuitMath.scala 32:10]
    node _T_249 = mux(_T_243, UInt<2>("h03"), _T_248) @[CircuitMath.scala 32:10]
    node _T_250 = bits(_T_240, 3, 3) @[CircuitMath.scala 32:12]
    node _T_252 = bits(_T_240, 2, 2) @[CircuitMath.scala 32:12]
    node _T_254 = bits(_T_240, 1, 1) @[CircuitMath.scala 30:8]
    node _T_255 = mux(_T_252, UInt<2>("h02"), _T_254) @[CircuitMath.scala 32:10]
    node _T_256 = mux(_T_250, UInt<2>("h03"), _T_255) @[CircuitMath.scala 32:10]
    node _T_257 = mux(_T_242, _T_249, _T_256) @[CircuitMath.scala 38:21]
    node _T_258 = cat(_T_242, _T_257) @[Cat.scala 30:58]
    node _T_259 = bits(_T_236, 7, 4) @[CircuitMath.scala 35:17]
    node _T_260 = bits(_T_236, 3, 0) @[CircuitMath.scala 36:17]
    node _T_262 = neq(_T_259, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_263 = bits(_T_259, 3, 3) @[CircuitMath.scala 32:12]
    node _T_265 = bits(_T_259, 2, 2) @[CircuitMath.scala 32:12]
    node _T_267 = bits(_T_259, 1, 1) @[CircuitMath.scala 30:8]
    node _T_268 = mux(_T_265, UInt<2>("h02"), _T_267) @[CircuitMath.scala 32:10]
    node _T_269 = mux(_T_263, UInt<2>("h03"), _T_268) @[CircuitMath.scala 32:10]
    node _T_270 = bits(_T_260, 3, 3) @[CircuitMath.scala 32:12]
    node _T_272 = bits(_T_260, 2, 2) @[CircuitMath.scala 32:12]
    node _T_274 = bits(_T_260, 1, 1) @[CircuitMath.scala 30:8]
    node _T_275 = mux(_T_272, UInt<2>("h02"), _T_274) @[CircuitMath.scala 32:10]
    node _T_276 = mux(_T_270, UInt<2>("h03"), _T_275) @[CircuitMath.scala 32:10]
    node _T_277 = mux(_T_262, _T_269, _T_276) @[CircuitMath.scala 38:21]
    node _T_278 = cat(_T_262, _T_277) @[Cat.scala 30:58]
    node _T_279 = mux(_T_238, _T_258, _T_278) @[CircuitMath.scala 38:21]
    node _T_280 = cat(_T_238, _T_279) @[Cat.scala 30:58]
    node _T_281 = bits(_T_232, 15, 8) @[CircuitMath.scala 35:17]
    node _T_282 = bits(_T_232, 7, 0) @[CircuitMath.scala 36:17]
    node _T_284 = neq(_T_281, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_285 = bits(_T_281, 7, 4) @[CircuitMath.scala 35:17]
    node _T_286 = bits(_T_281, 3, 0) @[CircuitMath.scala 36:17]
    node _T_288 = neq(_T_285, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_289 = bits(_T_285, 3, 3) @[CircuitMath.scala 32:12]
    node _T_291 = bits(_T_285, 2, 2) @[CircuitMath.scala 32:12]
    node _T_293 = bits(_T_285, 1, 1) @[CircuitMath.scala 30:8]
    node _T_294 = mux(_T_291, UInt<2>("h02"), _T_293) @[CircuitMath.scala 32:10]
    node _T_295 = mux(_T_289, UInt<2>("h03"), _T_294) @[CircuitMath.scala 32:10]
    node _T_296 = bits(_T_286, 3, 3) @[CircuitMath.scala 32:12]
    node _T_298 = bits(_T_286, 2, 2) @[CircuitMath.scala 32:12]
    node _T_300 = bits(_T_286, 1, 1) @[CircuitMath.scala 30:8]
    node _T_301 = mux(_T_298, UInt<2>("h02"), _T_300) @[CircuitMath.scala 32:10]
    node _T_302 = mux(_T_296, UInt<2>("h03"), _T_301) @[CircuitMath.scala 32:10]
    node _T_303 = mux(_T_288, _T_295, _T_302) @[CircuitMath.scala 38:21]
    node _T_304 = cat(_T_288, _T_303) @[Cat.scala 30:58]
    node _T_305 = bits(_T_282, 7, 4) @[CircuitMath.scala 35:17]
    node _T_306 = bits(_T_282, 3, 0) @[CircuitMath.scala 36:17]
    node _T_308 = neq(_T_305, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_309 = bits(_T_305, 3, 3) @[CircuitMath.scala 32:12]
    node _T_311 = bits(_T_305, 2, 2) @[CircuitMath.scala 32:12]
    node _T_313 = bits(_T_305, 1, 1) @[CircuitMath.scala 30:8]
    node _T_314 = mux(_T_311, UInt<2>("h02"), _T_313) @[CircuitMath.scala 32:10]
    node _T_315 = mux(_T_309, UInt<2>("h03"), _T_314) @[CircuitMath.scala 32:10]
    node _T_316 = bits(_T_306, 3, 3) @[CircuitMath.scala 32:12]
    node _T_318 = bits(_T_306, 2, 2) @[CircuitMath.scala 32:12]
    node _T_320 = bits(_T_306, 1, 1) @[CircuitMath.scala 30:8]
    node _T_321 = mux(_T_318, UInt<2>("h02"), _T_320) @[CircuitMath.scala 32:10]
    node _T_322 = mux(_T_316, UInt<2>("h03"), _T_321) @[CircuitMath.scala 32:10]
    node _T_323 = mux(_T_308, _T_315, _T_322) @[CircuitMath.scala 38:21]
    node _T_324 = cat(_T_308, _T_323) @[Cat.scala 30:58]
    node _T_325 = mux(_T_284, _T_304, _T_324) @[CircuitMath.scala 38:21]
    node _T_326 = cat(_T_284, _T_325) @[Cat.scala 30:58]
    node _T_327 = mux(_T_234, _T_280, _T_326) @[CircuitMath.scala 38:21]
    node _T_328 = cat(_T_234, _T_327) @[Cat.scala 30:58]
    node _T_329 = bits(_T_228, 31, 16) @[CircuitMath.scala 35:17]
    node _T_330 = bits(_T_228, 15, 0) @[CircuitMath.scala 36:17]
    node _T_332 = neq(_T_329, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_333 = bits(_T_329, 15, 8) @[CircuitMath.scala 35:17]
    node _T_334 = bits(_T_329, 7, 0) @[CircuitMath.scala 36:17]
    node _T_336 = neq(_T_333, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_337 = bits(_T_333, 7, 4) @[CircuitMath.scala 35:17]
    node _T_338 = bits(_T_333, 3, 0) @[CircuitMath.scala 36:17]
    node _T_340 = neq(_T_337, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_341 = bits(_T_337, 3, 3) @[CircuitMath.scala 32:12]
    node _T_343 = bits(_T_337, 2, 2) @[CircuitMath.scala 32:12]
    node _T_345 = bits(_T_337, 1, 1) @[CircuitMath.scala 30:8]
    node _T_346 = mux(_T_343, UInt<2>("h02"), _T_345) @[CircuitMath.scala 32:10]
    node _T_347 = mux(_T_341, UInt<2>("h03"), _T_346) @[CircuitMath.scala 32:10]
    node _T_348 = bits(_T_338, 3, 3) @[CircuitMath.scala 32:12]
    node _T_350 = bits(_T_338, 2, 2) @[CircuitMath.scala 32:12]
    node _T_352 = bits(_T_338, 1, 1) @[CircuitMath.scala 30:8]
    node _T_353 = mux(_T_350, UInt<2>("h02"), _T_352) @[CircuitMath.scala 32:10]
    node _T_354 = mux(_T_348, UInt<2>("h03"), _T_353) @[CircuitMath.scala 32:10]
    node _T_355 = mux(_T_340, _T_347, _T_354) @[CircuitMath.scala 38:21]
    node _T_356 = cat(_T_340, _T_355) @[Cat.scala 30:58]
    node _T_357 = bits(_T_334, 7, 4) @[CircuitMath.scala 35:17]
    node _T_358 = bits(_T_334, 3, 0) @[CircuitMath.scala 36:17]
    node _T_360 = neq(_T_357, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_361 = bits(_T_357, 3, 3) @[CircuitMath.scala 32:12]
    node _T_363 = bits(_T_357, 2, 2) @[CircuitMath.scala 32:12]
    node _T_365 = bits(_T_357, 1, 1) @[CircuitMath.scala 30:8]
    node _T_366 = mux(_T_363, UInt<2>("h02"), _T_365) @[CircuitMath.scala 32:10]
    node _T_367 = mux(_T_361, UInt<2>("h03"), _T_366) @[CircuitMath.scala 32:10]
    node _T_368 = bits(_T_358, 3, 3) @[CircuitMath.scala 32:12]
    node _T_370 = bits(_T_358, 2, 2) @[CircuitMath.scala 32:12]
    node _T_372 = bits(_T_358, 1, 1) @[CircuitMath.scala 30:8]
    node _T_373 = mux(_T_370, UInt<2>("h02"), _T_372) @[CircuitMath.scala 32:10]
    node _T_374 = mux(_T_368, UInt<2>("h03"), _T_373) @[CircuitMath.scala 32:10]
    node _T_375 = mux(_T_360, _T_367, _T_374) @[CircuitMath.scala 38:21]
    node _T_376 = cat(_T_360, _T_375) @[Cat.scala 30:58]
    node _T_377 = mux(_T_336, _T_356, _T_376) @[CircuitMath.scala 38:21]
    node _T_378 = cat(_T_336, _T_377) @[Cat.scala 30:58]
    node _T_379 = bits(_T_330, 15, 8) @[CircuitMath.scala 35:17]
    node _T_380 = bits(_T_330, 7, 0) @[CircuitMath.scala 36:17]
    node _T_382 = neq(_T_379, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_383 = bits(_T_379, 7, 4) @[CircuitMath.scala 35:17]
    node _T_384 = bits(_T_379, 3, 0) @[CircuitMath.scala 36:17]
    node _T_386 = neq(_T_383, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_387 = bits(_T_383, 3, 3) @[CircuitMath.scala 32:12]
    node _T_389 = bits(_T_383, 2, 2) @[CircuitMath.scala 32:12]
    node _T_391 = bits(_T_383, 1, 1) @[CircuitMath.scala 30:8]
    node _T_392 = mux(_T_389, UInt<2>("h02"), _T_391) @[CircuitMath.scala 32:10]
    node _T_393 = mux(_T_387, UInt<2>("h03"), _T_392) @[CircuitMath.scala 32:10]
    node _T_394 = bits(_T_384, 3, 3) @[CircuitMath.scala 32:12]
    node _T_396 = bits(_T_384, 2, 2) @[CircuitMath.scala 32:12]
    node _T_398 = bits(_T_384, 1, 1) @[CircuitMath.scala 30:8]
    node _T_399 = mux(_T_396, UInt<2>("h02"), _T_398) @[CircuitMath.scala 32:10]
    node _T_400 = mux(_T_394, UInt<2>("h03"), _T_399) @[CircuitMath.scala 32:10]
    node _T_401 = mux(_T_386, _T_393, _T_400) @[CircuitMath.scala 38:21]
    node _T_402 = cat(_T_386, _T_401) @[Cat.scala 30:58]
    node _T_403 = bits(_T_380, 7, 4) @[CircuitMath.scala 35:17]
    node _T_404 = bits(_T_380, 3, 0) @[CircuitMath.scala 36:17]
    node _T_406 = neq(_T_403, UInt<1>("h00")) @[CircuitMath.scala 37:22]
    node _T_407 = bits(_T_403, 3, 3) @[CircuitMath.scala 32:12]
    node _T_409 = bits(_T_403, 2, 2) @[CircuitMath.scala 32:12]
    node _T_411 = bits(_T_403, 1, 1) @[CircuitMath.scala 30:8]
    node _T_412 = mux(_T_409, UInt<2>("h02"), _T_411) @[CircuitMath.scala 32:10]
    node _T_413 = mux(_T_407, UInt<2>("h03"), _T_412) @[CircuitMath.scala 32:10]
    node _T_414 = bits(_T_404, 3, 3) @[CircuitMath.scala 32:12]
    node _T_416 = bits(_T_404, 2, 2) @[CircuitMath.scala 32:12]
    node _T_418 = bits(_T_404, 1, 1) @[CircuitMath.scala 30:8]
    node _T_419 = mux(_T_416, UInt<2>("h02"), _T_418) @[CircuitMath.scala 32:10]
    node _T_420 = mux(_T_414, UInt<2>("h03"), _T_419) @[CircuitMath.scala 32:10]
    node _T_421 = mux(_T_406, _T_413, _T_420) @[CircuitMath.scala 38:21]
    node _T_422 = cat(_T_406, _T_421) @[Cat.scala 30:58]
    node _T_423 = mux(_T_382, _T_402, _T_422) @[CircuitMath.scala 38:21]
    node _T_424 = cat(_T_382, _T_423) @[Cat.scala 30:58]
    node _T_425 = mux(_T_332, _T_378, _T_424) @[CircuitMath.scala 38:21]
    node _T_426 = cat(_T_332, _T_425) @[Cat.scala 30:58]
    node _T_427 = mux(_T_230, _T_328, _T_426) @[CircuitMath.scala 38:21]
    node _T_428 = cat(_T_230, _T_427) @[Cat.scala 30:58]
    node _T_429 = mux(_T_89, _T_226, _T_428) @[CircuitMath.scala 38:21]
    node _T_430 = cat(_T_89, _T_429) @[Cat.scala 30:58]
    node _T_431 = sub(UInt<8>("h0a0"), _T_430) @[primitives.scala 79:25]
    node _T_432 = asUInt(_T_431) @[primitives.scala 79:25]
    node estNormNeg_dist = tail(_T_432, 1) @[primitives.scala 79:25]
    node _T_433 = bits(sigSum, 75, 44) @[MulAddRecFN.scala 252:19]
    node _T_435 = neq(_T_433, UInt<1>("h00")) @[MulAddRecFN.scala 254:15]
    node _T_436 = bits(sigSum, 43, 0) @[MulAddRecFN.scala 255:19]
    node _T_438 = neq(_T_436, UInt<1>("h00")) @[MulAddRecFN.scala 255:57]
    node firstReduceSigSum = cat(_T_435, _T_438) @[Cat.scala 30:58]
    node complSigSum = not(sigSum) @[MulAddRecFN.scala 257:23]
    node _T_439 = bits(complSigSum, 75, 44) @[MulAddRecFN.scala 259:24]
    node _T_441 = neq(_T_439, UInt<1>("h00")) @[MulAddRecFN.scala 261:15]
    node _T_442 = bits(complSigSum, 43, 0) @[MulAddRecFN.scala 262:24]
    node _T_444 = neq(_T_442, UInt<1>("h00")) @[MulAddRecFN.scala 262:62]
    node firstReduceComplSigSum = cat(_T_441, _T_444) @[Cat.scala 30:58]
    node _T_445 = or(io.fromPreMul.CAlignDist_0, doSubMags) @[MulAddRecFN.scala 266:40]
    node _T_447 = sub(io.fromPreMul.CAlignDist, UInt<1>("h01")) @[MulAddRecFN.scala 268:39]
    node _T_448 = asUInt(_T_447) @[MulAddRecFN.scala 268:39]
    node _T_449 = tail(_T_448, 1) @[MulAddRecFN.scala 268:39]
    node _T_450 = bits(_T_449, 5, 0) @[MulAddRecFN.scala 268:49]
    node CDom_estNormDist = mux(_T_445, io.fromPreMul.CAlignDist, _T_450) @[MulAddRecFN.scala 266:12]
    node _T_452 = eq(doSubMags, UInt<1>("h00")) @[MulAddRecFN.scala 271:13]
    node _T_453 = bits(CDom_estNormDist, 5, 5) @[MulAddRecFN.scala 271:46]
    node _T_455 = eq(_T_453, UInt<1>("h00")) @[MulAddRecFN.scala 271:28]
    node _T_456 = and(_T_452, _T_455) @[MulAddRecFN.scala 271:25]
    node _T_457 = bits(sigSum, 161, 76) @[MulAddRecFN.scala 272:23]
    node _T_459 = neq(firstReduceSigSum, UInt<1>("h00")) @[MulAddRecFN.scala 273:35]
    node _T_460 = cat(_T_457, _T_459) @[Cat.scala 30:58]
    node _T_462 = mux(_T_456, _T_460, UInt<1>("h00")) @[MulAddRecFN.scala 271:12]
    node _T_464 = eq(doSubMags, UInt<1>("h00")) @[MulAddRecFN.scala 277:13]
    node _T_465 = bits(CDom_estNormDist, 5, 5) @[MulAddRecFN.scala 277:44]
    node _T_466 = and(_T_464, _T_465) @[MulAddRecFN.scala 277:25]
    node _T_467 = bits(sigSum, 129, 44) @[MulAddRecFN.scala 278:23]
    node _T_468 = bits(firstReduceSigSum, 0, 0) @[MulAddRecFN.scala 282:34]
    node _T_469 = cat(_T_467, _T_468) @[Cat.scala 30:58]
    node _T_471 = mux(_T_466, _T_469, UInt<1>("h00")) @[MulAddRecFN.scala 277:12]
    node _T_472 = or(_T_462, _T_471) @[MulAddRecFN.scala 276:11]
    node _T_473 = bits(CDom_estNormDist, 5, 5) @[MulAddRecFN.scala 286:44]
    node _T_475 = eq(_T_473, UInt<1>("h00")) @[MulAddRecFN.scala 286:26]
    node _T_476 = and(doSubMags, _T_475) @[MulAddRecFN.scala 286:23]
    node _T_477 = bits(complSigSum, 161, 76) @[MulAddRecFN.scala 287:28]
    node _T_479 = neq(firstReduceComplSigSum, UInt<1>("h00")) @[MulAddRecFN.scala 288:40]
    node _T_480 = cat(_T_477, _T_479) @[Cat.scala 30:58]
    node _T_482 = mux(_T_476, _T_480, UInt<1>("h00")) @[MulAddRecFN.scala 286:12]
    node _T_483 = or(_T_472, _T_482) @[MulAddRecFN.scala 285:11]
    node _T_484 = bits(CDom_estNormDist, 5, 5) @[MulAddRecFN.scala 292:42]
    node _T_485 = and(doSubMags, _T_484) @[MulAddRecFN.scala 292:23]
    node _T_486 = bits(complSigSum, 129, 44) @[MulAddRecFN.scala 293:28]
    node _T_487 = bits(firstReduceComplSigSum, 0, 0) @[MulAddRecFN.scala 297:39]
    node _T_488 = cat(_T_486, _T_487) @[Cat.scala 30:58]
    node _T_490 = mux(_T_485, _T_488, UInt<1>("h00")) @[MulAddRecFN.scala 292:12]
    node CDom_firstNormAbsSigSum = or(_T_483, _T_490) @[MulAddRecFN.scala 291:11]
    node _T_491 = bits(sigSum, 108, 44) @[MulAddRecFN.scala 308:23]
    node _T_492 = bits(firstReduceComplSigSum, 0, 0) @[MulAddRecFN.scala 310:45]
    node _T_494 = eq(_T_492, UInt<1>("h00")) @[MulAddRecFN.scala 310:21]
    node _T_495 = bits(firstReduceSigSum, 0, 0) @[MulAddRecFN.scala 311:38]
    node _T_496 = mux(doSubMags, _T_494, _T_495) @[MulAddRecFN.scala 309:20]
    node _T_497 = cat(_T_491, _T_496) @[Cat.scala 30:58]
    node _T_498 = bits(sigSum, 97, 1) @[MulAddRecFN.scala 314:24]
    node _T_499 = bits(estNormNeg_dist, 4, 4) @[MulAddRecFN.scala 316:37]
    node _T_500 = bits(sigSum, 1, 1) @[MulAddRecFN.scala 318:32]
    node _T_501 = bits(doSubMags, 0, 0) @[Bitwise.scala 71:15]
    node _T_504 = mux(_T_501, UInt<86>("h03fffffffffffffffffffff"), UInt<86>("h00")) @[Bitwise.scala 71:12]
    node _T_505 = cat(_T_500, _T_504) @[Cat.scala 30:58]
    node _T_506 = mux(_T_499, _T_497, _T_505) @[MulAddRecFN.scala 316:21]
    node _T_507 = bits(sigSum, 97, 12) @[MulAddRecFN.scala 324:28]
    node _T_508 = bits(complSigSum, 11, 1) @[MulAddRecFN.scala 329:39]
    node _T_510 = eq(_T_508, UInt<1>("h00")) @[MulAddRecFN.scala 329:77]
    node _T_511 = bits(sigSum, 11, 1) @[MulAddRecFN.scala 331:34]
    node _T_513 = neq(_T_511, UInt<1>("h00")) @[MulAddRecFN.scala 331:72]
    node _T_514 = mux(doSubMags, _T_510, _T_513) @[MulAddRecFN.scala 328:26]
    node _T_515 = cat(_T_507, _T_514) @[Cat.scala 30:58]
    node _T_516 = bits(estNormNeg_dist, 6, 6) @[MulAddRecFN.scala 338:28]
    node _T_517 = bits(estNormNeg_dist, 5, 5) @[MulAddRecFN.scala 339:33]
    node _T_518 = bits(sigSum, 65, 1) @[MulAddRecFN.scala 340:28]
    node _T_519 = bits(doSubMags, 0, 0) @[Bitwise.scala 71:15]
    node _T_522 = mux(_T_519, UInt<22>("h03fffff"), UInt<22>("h00")) @[Bitwise.scala 71:12]
    node _T_523 = cat(_T_518, _T_522) @[Cat.scala 30:58]
    node _T_524 = mux(_T_517, _T_523, _T_515) @[MulAddRecFN.scala 339:17]
    node _T_525 = bits(estNormNeg_dist, 5, 5) @[MulAddRecFN.scala 345:33]
    node _T_526 = bits(sigSum, 33, 1) @[MulAddRecFN.scala 347:28]
    node _T_527 = bits(doSubMags, 0, 0) @[Bitwise.scala 71:15]
    node _T_530 = mux(_T_527, UInt<54>("h03fffffffffffff"), UInt<54>("h00")) @[Bitwise.scala 71:12]
    node _T_531 = cat(_T_526, _T_530) @[Cat.scala 30:58]
    node _T_532 = mux(_T_525, _T_506, _T_531) @[MulAddRecFN.scala 345:17]
    node notCDom_pos_firstNormAbsSigSum = mux(_T_516, _T_524, _T_532) @[MulAddRecFN.scala 338:12]
    node _T_533 = bits(complSigSum, 107, 44) @[MulAddRecFN.scala 360:28]
    node _T_534 = bits(firstReduceComplSigSum, 0, 0) @[MulAddRecFN.scala 361:39]
    node _T_535 = cat(_T_533, _T_534) @[Cat.scala 30:58]
    node _T_536 = bits(complSigSum, 97, 1) @[MulAddRecFN.scala 363:29]
    node _T_537 = bits(estNormNeg_dist, 4, 4) @[MulAddRecFN.scala 365:37]
    node _T_538 = bits(complSigSum, 2, 1) @[MulAddRecFN.scala 367:33]
    node _T_539 = shl(_T_538, 86) @[MulAddRecFN.scala 367:68]
    node _T_540 = mux(_T_537, _T_535, _T_539) @[MulAddRecFN.scala 365:21]
    node _T_541 = bits(complSigSum, 98, 12) @[MulAddRecFN.scala 372:33]
    node _T_542 = bits(complSigSum, 11, 1) @[MulAddRecFN.scala 376:33]
    node _T_544 = neq(_T_542, UInt<1>("h00")) @[MulAddRecFN.scala 376:71]
    node _T_545 = cat(_T_541, _T_544) @[Cat.scala 30:58]
    node _T_546 = bits(estNormNeg_dist, 6, 6) @[MulAddRecFN.scala 379:28]
    node _T_547 = bits(estNormNeg_dist, 5, 5) @[MulAddRecFN.scala 380:33]
    node _T_548 = bits(complSigSum, 66, 1) @[MulAddRecFN.scala 381:29]
    node _T_549 = shl(_T_548, 22) @[MulAddRecFN.scala 381:64]
    node _T_550 = mux(_T_547, _T_549, _T_545) @[MulAddRecFN.scala 380:17]
    node _T_551 = bits(estNormNeg_dist, 5, 5) @[MulAddRecFN.scala 385:33]
    node _T_552 = bits(complSigSum, 34, 1) @[MulAddRecFN.scala 387:29]
    node _T_553 = shl(_T_552, 54) @[MulAddRecFN.scala 387:64]
    node _T_554 = mux(_T_551, _T_540, _T_553) @[MulAddRecFN.scala 385:17]
    node notCDom_neg_cFirstNormAbsSigSum = mux(_T_546, _T_550, _T_554) @[MulAddRecFN.scala 379:12]
    node notCDom_signSigSum = bits(sigSum, 109, 109) @[MulAddRecFN.scala 392:36]
    node _T_556 = eq(isZeroC, UInt<1>("h00")) @[MulAddRecFN.scala 395:26]
    node _T_557 = and(doSubMags, _T_556) @[MulAddRecFN.scala 395:23]
    node doNegSignSum = mux(io.fromPreMul.isCDominant, _T_557, notCDom_signSigSum) @[MulAddRecFN.scala 394:12]
    node _T_558 = mux(notCDom_signSigSum, estNormNeg_dist, estNormNeg_dist) @[MulAddRecFN.scala 401:16]
    node estNormDist = mux(io.fromPreMul.isCDominant, CDom_estNormDist, _T_558) @[MulAddRecFN.scala 399:12]
    node _T_559 = mux(io.fromPreMul.isCDominant, CDom_firstNormAbsSigSum, notCDom_neg_cFirstNormAbsSigSum) @[MulAddRecFN.scala 408:16]
    node _T_560 = mux(io.fromPreMul.isCDominant, CDom_firstNormAbsSigSum, notCDom_pos_firstNormAbsSigSum) @[MulAddRecFN.scala 412:16]
    node cFirstNormAbsSigSum = mux(notCDom_signSigSum, _T_559, _T_560) @[MulAddRecFN.scala 407:12]
    node _T_562 = eq(io.fromPreMul.isCDominant, UInt<1>("h00")) @[MulAddRecFN.scala 418:9]
    node _T_564 = eq(notCDom_signSigSum, UInt<1>("h00")) @[MulAddRecFN.scala 418:40]
    node _T_565 = and(_T_562, _T_564) @[MulAddRecFN.scala 418:37]
    node doIncrSig = and(_T_565, doSubMags) @[MulAddRecFN.scala 418:61]
    node estNormDist_5 = bits(estNormDist, 4, 0) @[MulAddRecFN.scala 419:36]
    node normTo2ShiftDist = not(estNormDist_5) @[MulAddRecFN.scala 420:28]
    node _T_567 = dshr(asSInt(UInt<33>("h0100000000")), normTo2ShiftDist) @[primitives.scala 68:52]
    node _T_568 = bits(_T_567, 31, 1) @[primitives.scala 69:26]
    node _T_569 = bits(_T_568, 15, 0) @[Bitwise.scala 108:18]
    node _T_572 = shl(UInt<8>("h0ff"), 8) @[Bitwise.scala 101:47]
    node _T_573 = xor(UInt<16>("h0ffff"), _T_572) @[Bitwise.scala 101:21]
    node _T_574 = shr(_T_569, 8) @[Bitwise.scala 102:21]
    node _T_575 = and(_T_574, _T_573) @[Bitwise.scala 102:31]
    node _T_576 = bits(_T_569, 7, 0) @[Bitwise.scala 102:46]
    node _T_577 = shl(_T_576, 8) @[Bitwise.scala 102:65]
    node _T_578 = not(_T_573) @[Bitwise.scala 102:77]
    node _T_579 = and(_T_577, _T_578) @[Bitwise.scala 102:75]
    node _T_580 = or(_T_575, _T_579) @[Bitwise.scala 102:39]
    node _T_581 = bits(_T_573, 11, 0) @[Bitwise.scala 101:28]
    node _T_582 = shl(_T_581, 4) @[Bitwise.scala 101:47]
    node _T_583 = xor(_T_573, _T_582) @[Bitwise.scala 101:21]
    node _T_584 = shr(_T_580, 4) @[Bitwise.scala 102:21]
    node _T_585 = and(_T_584, _T_583) @[Bitwise.scala 102:31]
    node _T_586 = bits(_T_580, 11, 0) @[Bitwise.scala 102:46]
    node _T_587 = shl(_T_586, 4) @[Bitwise.scala 102:65]
    node _T_588 = not(_T_583) @[Bitwise.scala 102:77]
    node _T_589 = and(_T_587, _T_588) @[Bitwise.scala 102:75]
    node _T_590 = or(_T_585, _T_589) @[Bitwise.scala 102:39]
    node _T_591 = bits(_T_583, 13, 0) @[Bitwise.scala 101:28]
    node _T_592 = shl(_T_591, 2) @[Bitwise.scala 101:47]
    node _T_593 = xor(_T_583, _T_592) @[Bitwise.scala 101:21]
    node _T_594 = shr(_T_590, 2) @[Bitwise.scala 102:21]
    node _T_595 = and(_T_594, _T_593) @[Bitwise.scala 102:31]
    node _T_596 = bits(_T_590, 13, 0) @[Bitwise.scala 102:46]
    node _T_597 = shl(_T_596, 2) @[Bitwise.scala 102:65]
    node _T_598 = not(_T_593) @[Bitwise.scala 102:77]
    node _T_599 = and(_T_597, _T_598) @[Bitwise.scala 102:75]
    node _T_600 = or(_T_595, _T_599) @[Bitwise.scala 102:39]
    node _T_601 = bits(_T_593, 14, 0) @[Bitwise.scala 101:28]
    node _T_602 = shl(_T_601, 1) @[Bitwise.scala 101:47]
    node _T_603 = xor(_T_593, _T_602) @[Bitwise.scala 101:21]
    node _T_604 = shr(_T_600, 1) @[Bitwise.scala 102:21]
    node _T_605 = and(_T_604, _T_603) @[Bitwise.scala 102:31]
    node _T_606 = bits(_T_600, 14, 0) @[Bitwise.scala 102:46]
    node _T_607 = shl(_T_606, 1) @[Bitwise.scala 102:65]
    node _T_608 = not(_T_603) @[Bitwise.scala 102:77]
    node _T_609 = and(_T_607, _T_608) @[Bitwise.scala 102:75]
    node _T_610 = or(_T_605, _T_609) @[Bitwise.scala 102:39]
    node _T_611 = bits(_T_568, 30, 16) @[Bitwise.scala 108:44]
    node _T_612 = bits(_T_611, 7, 0) @[Bitwise.scala 108:18]
    node _T_615 = shl(UInt<4>("h0f"), 4) @[Bitwise.scala 101:47]
    node _T_616 = xor(UInt<8>("h0ff"), _T_615) @[Bitwise.scala 101:21]
    node _T_617 = shr(_T_612, 4) @[Bitwise.scala 102:21]
    node _T_618 = and(_T_617, _T_616) @[Bitwise.scala 102:31]
    node _T_619 = bits(_T_612, 3, 0) @[Bitwise.scala 102:46]
    node _T_620 = shl(_T_619, 4) @[Bitwise.scala 102:65]
    node _T_621 = not(_T_616) @[Bitwise.scala 102:77]
    node _T_622 = and(_T_620, _T_621) @[Bitwise.scala 102:75]
    node _T_623 = or(_T_618, _T_622) @[Bitwise.scala 102:39]
    node _T_624 = bits(_T_616, 5, 0) @[Bitwise.scala 101:28]
    node _T_625 = shl(_T_624, 2) @[Bitwise.scala 101:47]
    node _T_626 = xor(_T_616, _T_625) @[Bitwise.scala 101:21]
    node _T_627 = shr(_T_623, 2) @[Bitwise.scala 102:21]
    node _T_628 = and(_T_627, _T_626) @[Bitwise.scala 102:31]
    node _T_629 = bits(_T_623, 5, 0) @[Bitwise.scala 102:46]
    node _T_630 = shl(_T_629, 2) @[Bitwise.scala 102:65]
    node _T_631 = not(_T_626) @[Bitwise.scala 102:77]
    node _T_632 = and(_T_630, _T_631) @[Bitwise.scala 102:75]
    node _T_633 = or(_T_628, _T_632) @[Bitwise.scala 102:39]
    node _T_634 = bits(_T_626, 6, 0) @[Bitwise.scala 101:28]
    node _T_635 = shl(_T_634, 1) @[Bitwise.scala 101:47]
    node _T_636 = xor(_T_626, _T_635) @[Bitwise.scala 101:21]
    node _T_637 = shr(_T_633, 1) @[Bitwise.scala 102:21]
    node _T_638 = and(_T_637, _T_636) @[Bitwise.scala 102:31]
    node _T_639 = bits(_T_633, 6, 0) @[Bitwise.scala 102:46]
    node _T_640 = shl(_T_639, 1) @[Bitwise.scala 102:65]
    node _T_641 = not(_T_636) @[Bitwise.scala 102:77]
    node _T_642 = and(_T_640, _T_641) @[Bitwise.scala 102:75]
    node _T_643 = or(_T_638, _T_642) @[Bitwise.scala 102:39]
    node _T_644 = bits(_T_611, 14, 8) @[Bitwise.scala 108:44]
    node _T_645 = bits(_T_644, 3, 0) @[Bitwise.scala 108:18]
    node _T_646 = bits(_T_645, 1, 0) @[Bitwise.scala 108:18]
    node _T_647 = bits(_T_646, 0, 0) @[Bitwise.scala 108:18]
    node _T_648 = bits(_T_646, 1, 1) @[Bitwise.scala 108:44]
    node _T_649 = cat(_T_647, _T_648) @[Cat.scala 30:58]
    node _T_650 = bits(_T_645, 3, 2) @[Bitwise.scala 108:44]
    node _T_651 = bits(_T_650, 0, 0) @[Bitwise.scala 108:18]
    node _T_652 = bits(_T_650, 1, 1) @[Bitwise.scala 108:44]
    node _T_653 = cat(_T_651, _T_652) @[Cat.scala 30:58]
    node _T_654 = cat(_T_649, _T_653) @[Cat.scala 30:58]
    node _T_655 = bits(_T_644, 6, 4) @[Bitwise.scala 108:44]
    node _T_656 = bits(_T_655, 1, 0) @[Bitwise.scala 108:18]
    node _T_657 = bits(_T_656, 0, 0) @[Bitwise.scala 108:18]
    node _T_658 = bits(_T_656, 1, 1) @[Bitwise.scala 108:44]
    node _T_659 = cat(_T_657, _T_658) @[Cat.scala 30:58]
    node _T_660 = bits(_T_655, 2, 2) @[Bitwise.scala 108:44]
    node _T_661 = cat(_T_659, _T_660) @[Cat.scala 30:58]
    node _T_662 = cat(_T_654, _T_661) @[Cat.scala 30:58]
    node _T_663 = cat(_T_643, _T_662) @[Cat.scala 30:58]
    node _T_664 = cat(_T_610, _T_663) @[Cat.scala 30:58]
    node absSigSumExtraMask = cat(_T_664, UInt<1>("h01")) @[Cat.scala 30:58]
    node _T_666 = bits(cFirstNormAbsSigSum, 87, 1) @[MulAddRecFN.scala 424:32]
    node _T_667 = dshr(_T_666, normTo2ShiftDist) @[MulAddRecFN.scala 424:65]
    node _T_668 = bits(cFirstNormAbsSigSum, 31, 0) @[MulAddRecFN.scala 427:39]
    node _T_669 = not(_T_668) @[MulAddRecFN.scala 427:19]
    node _T_670 = and(_T_669, absSigSumExtraMask) @[MulAddRecFN.scala 427:62]
    node _T_672 = eq(_T_670, UInt<1>("h00")) @[MulAddRecFN.scala 428:43]
    node _T_673 = bits(cFirstNormAbsSigSum, 31, 0) @[MulAddRecFN.scala 430:38]
    node _T_674 = and(_T_673, absSigSumExtraMask) @[MulAddRecFN.scala 430:61]
    node _T_676 = neq(_T_674, UInt<1>("h00")) @[MulAddRecFN.scala 431:43]
    node _T_677 = mux(doIncrSig, _T_672, _T_676) @[MulAddRecFN.scala 426:16]
    node _T_678 = cat(_T_667, _T_677) @[Cat.scala 30:58]
    node sigX3 = bits(_T_678, 56, 0) @[MulAddRecFN.scala 434:10]
    node _T_679 = bits(sigX3, 56, 55) @[MulAddRecFN.scala 436:29]
    node sigX3Shift1 = eq(_T_679, UInt<1>("h00")) @[MulAddRecFN.scala 436:58]
    node _T_681 = sub(io.fromPreMul.sExpSum, estNormDist) @[MulAddRecFN.scala 437:40]
    node _T_682 = asUInt(_T_681) @[MulAddRecFN.scala 437:40]
    node sExpX3 = tail(_T_682, 1) @[MulAddRecFN.scala 437:40]
    node _T_683 = bits(sigX3, 56, 54) @[MulAddRecFN.scala 439:25]
    node isZeroY = eq(_T_683, UInt<1>("h00")) @[MulAddRecFN.scala 439:54]
    node _T_685 = xor(io.fromPreMul.signProd, doNegSignSum) @[MulAddRecFN.scala 444:36]
    node signY = mux(isZeroY, signZeroNotEqOpSigns, _T_685) @[MulAddRecFN.scala 442:12]
    node sExpX3_13 = bits(sExpX3, 12, 0) @[MulAddRecFN.scala 446:27]
    node _T_686 = bits(sExpX3, 13, 13) @[MulAddRecFN.scala 448:34]
    node _T_687 = bits(_T_686, 0, 0) @[Bitwise.scala 71:15]
    node _T_690 = mux(_T_687, UInt<56>("h0ffffffffffffff"), UInt<56>("h00")) @[Bitwise.scala 71:12]
    node _T_691 = not(sExpX3_13) @[primitives.scala 50:21]
    node _T_692 = bits(_T_691, 12, 12) @[primitives.scala 56:25]
    node _T_693 = bits(_T_691, 11, 0) @[primitives.scala 57:26]
    node _T_694 = bits(_T_693, 11, 11) @[primitives.scala 56:25]
    node _T_695 = bits(_T_693, 10, 0) @[primitives.scala 57:26]
    node _T_696 = bits(_T_695, 10, 10) @[primitives.scala 56:25]
    node _T_697 = bits(_T_695, 9, 0) @[primitives.scala 57:26]
    node _T_698 = bits(_T_697, 9, 9) @[primitives.scala 56:25]
    node _T_699 = bits(_T_697, 8, 0) @[primitives.scala 57:26]
    node _T_701 = bits(_T_699, 8, 8) @[primitives.scala 56:25]
    node _T_702 = bits(_T_699, 7, 0) @[primitives.scala 57:26]
    node _T_704 = bits(_T_702, 7, 7) @[primitives.scala 56:25]
    node _T_705 = bits(_T_702, 6, 0) @[primitives.scala 57:26]
    node _T_707 = bits(_T_705, 6, 6) @[primitives.scala 56:25]
    node _T_708 = bits(_T_705, 5, 0) @[primitives.scala 57:26]
    node _T_711 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_708) @[primitives.scala 68:52]
    node _T_712 = bits(_T_711, 63, 14) @[primitives.scala 69:26]
    node _T_713 = bits(_T_712, 31, 0) @[Bitwise.scala 108:18]
    node _T_716 = shl(UInt<16>("h0ffff"), 16) @[Bitwise.scala 101:47]
    node _T_717 = xor(UInt<32>("h0ffffffff"), _T_716) @[Bitwise.scala 101:21]
    node _T_718 = shr(_T_713, 16) @[Bitwise.scala 102:21]
    node _T_719 = and(_T_718, _T_717) @[Bitwise.scala 102:31]
    node _T_720 = bits(_T_713, 15, 0) @[Bitwise.scala 102:46]
    node _T_721 = shl(_T_720, 16) @[Bitwise.scala 102:65]
    node _T_722 = not(_T_717) @[Bitwise.scala 102:77]
    node _T_723 = and(_T_721, _T_722) @[Bitwise.scala 102:75]
    node _T_724 = or(_T_719, _T_723) @[Bitwise.scala 102:39]
    node _T_725 = bits(_T_717, 23, 0) @[Bitwise.scala 101:28]
    node _T_726 = shl(_T_725, 8) @[Bitwise.scala 101:47]
    node _T_727 = xor(_T_717, _T_726) @[Bitwise.scala 101:21]
    node _T_728 = shr(_T_724, 8) @[Bitwise.scala 102:21]
    node _T_729 = and(_T_728, _T_727) @[Bitwise.scala 102:31]
    node _T_730 = bits(_T_724, 23, 0) @[Bitwise.scala 102:46]
    node _T_731 = shl(_T_730, 8) @[Bitwise.scala 102:65]
    node _T_732 = not(_T_727) @[Bitwise.scala 102:77]
    node _T_733 = and(_T_731, _T_732) @[Bitwise.scala 102:75]
    node _T_734 = or(_T_729, _T_733) @[Bitwise.scala 102:39]
    node _T_735 = bits(_T_727, 27, 0) @[Bitwise.scala 101:28]
    node _T_736 = shl(_T_735, 4) @[Bitwise.scala 101:47]
    node _T_737 = xor(_T_727, _T_736) @[Bitwise.scala 101:21]
    node _T_738 = shr(_T_734, 4) @[Bitwise.scala 102:21]
    node _T_739 = and(_T_738, _T_737) @[Bitwise.scala 102:31]
    node _T_740 = bits(_T_734, 27, 0) @[Bitwise.scala 102:46]
    node _T_741 = shl(_T_740, 4) @[Bitwise.scala 102:65]
    node _T_742 = not(_T_737) @[Bitwise.scala 102:77]
    node _T_743 = and(_T_741, _T_742) @[Bitwise.scala 102:75]
    node _T_744 = or(_T_739, _T_743) @[Bitwise.scala 102:39]
    node _T_745 = bits(_T_737, 29, 0) @[Bitwise.scala 101:28]
    node _T_746 = shl(_T_745, 2) @[Bitwise.scala 101:47]
    node _T_747 = xor(_T_737, _T_746) @[Bitwise.scala 101:21]
    node _T_748 = shr(_T_744, 2) @[Bitwise.scala 102:21]
    node _T_749 = and(_T_748, _T_747) @[Bitwise.scala 102:31]
    node _T_750 = bits(_T_744, 29, 0) @[Bitwise.scala 102:46]
    node _T_751 = shl(_T_750, 2) @[Bitwise.scala 102:65]
    node _T_752 = not(_T_747) @[Bitwise.scala 102:77]
    node _T_753 = and(_T_751, _T_752) @[Bitwise.scala 102:75]
    node _T_754 = or(_T_749, _T_753) @[Bitwise.scala 102:39]
    node _T_755 = bits(_T_747, 30, 0) @[Bitwise.scala 101:28]
    node _T_756 = shl(_T_755, 1) @[Bitwise.scala 101:47]
    node _T_757 = xor(_T_747, _T_756) @[Bitwise.scala 101:21]
    node _T_758 = shr(_T_754, 1) @[Bitwise.scala 102:21]
    node _T_759 = and(_T_758, _T_757) @[Bitwise.scala 102:31]
    node _T_760 = bits(_T_754, 30, 0) @[Bitwise.scala 102:46]
    node _T_761 = shl(_T_760, 1) @[Bitwise.scala 102:65]
    node _T_762 = not(_T_757) @[Bitwise.scala 102:77]
    node _T_763 = and(_T_761, _T_762) @[Bitwise.scala 102:75]
    node _T_764 = or(_T_759, _T_763) @[Bitwise.scala 102:39]
    node _T_765 = bits(_T_712, 49, 32) @[Bitwise.scala 108:44]
    node _T_766 = bits(_T_765, 15, 0) @[Bitwise.scala 108:18]
    node _T_769 = shl(UInt<8>("h0ff"), 8) @[Bitwise.scala 101:47]
    node _T_770 = xor(UInt<16>("h0ffff"), _T_769) @[Bitwise.scala 101:21]
    node _T_771 = shr(_T_766, 8) @[Bitwise.scala 102:21]
    node _T_772 = and(_T_771, _T_770) @[Bitwise.scala 102:31]
    node _T_773 = bits(_T_766, 7, 0) @[Bitwise.scala 102:46]
    node _T_774 = shl(_T_773, 8) @[Bitwise.scala 102:65]
    node _T_775 = not(_T_770) @[Bitwise.scala 102:77]
    node _T_776 = and(_T_774, _T_775) @[Bitwise.scala 102:75]
    node _T_777 = or(_T_772, _T_776) @[Bitwise.scala 102:39]
    node _T_778 = bits(_T_770, 11, 0) @[Bitwise.scala 101:28]
    node _T_779 = shl(_T_778, 4) @[Bitwise.scala 101:47]
    node _T_780 = xor(_T_770, _T_779) @[Bitwise.scala 101:21]
    node _T_781 = shr(_T_777, 4) @[Bitwise.scala 102:21]
    node _T_782 = and(_T_781, _T_780) @[Bitwise.scala 102:31]
    node _T_783 = bits(_T_777, 11, 0) @[Bitwise.scala 102:46]
    node _T_784 = shl(_T_783, 4) @[Bitwise.scala 102:65]
    node _T_785 = not(_T_780) @[Bitwise.scala 102:77]
    node _T_786 = and(_T_784, _T_785) @[Bitwise.scala 102:75]
    node _T_787 = or(_T_782, _T_786) @[Bitwise.scala 102:39]
    node _T_788 = bits(_T_780, 13, 0) @[Bitwise.scala 101:28]
    node _T_789 = shl(_T_788, 2) @[Bitwise.scala 101:47]
    node _T_790 = xor(_T_780, _T_789) @[Bitwise.scala 101:21]
    node _T_791 = shr(_T_787, 2) @[Bitwise.scala 102:21]
    node _T_792 = and(_T_791, _T_790) @[Bitwise.scala 102:31]
    node _T_793 = bits(_T_787, 13, 0) @[Bitwise.scala 102:46]
    node _T_794 = shl(_T_793, 2) @[Bitwise.scala 102:65]
    node _T_795 = not(_T_790) @[Bitwise.scala 102:77]
    node _T_796 = and(_T_794, _T_795) @[Bitwise.scala 102:75]
    node _T_797 = or(_T_792, _T_796) @[Bitwise.scala 102:39]
    node _T_798 = bits(_T_790, 14, 0) @[Bitwise.scala 101:28]
    node _T_799 = shl(_T_798, 1) @[Bitwise.scala 101:47]
    node _T_800 = xor(_T_790, _T_799) @[Bitwise.scala 101:21]
    node _T_801 = shr(_T_797, 1) @[Bitwise.scala 102:21]
    node _T_802 = and(_T_801, _T_800) @[Bitwise.scala 102:31]
    node _T_803 = bits(_T_797, 14, 0) @[Bitwise.scala 102:46]
    node _T_804 = shl(_T_803, 1) @[Bitwise.scala 102:65]
    node _T_805 = not(_T_800) @[Bitwise.scala 102:77]
    node _T_806 = and(_T_804, _T_805) @[Bitwise.scala 102:75]
    node _T_807 = or(_T_802, _T_806) @[Bitwise.scala 102:39]
    node _T_808 = bits(_T_765, 17, 16) @[Bitwise.scala 108:44]
    node _T_809 = bits(_T_808, 0, 0) @[Bitwise.scala 108:18]
    node _T_810 = bits(_T_808, 1, 1) @[Bitwise.scala 108:44]
    node _T_811 = cat(_T_809, _T_810) @[Cat.scala 30:58]
    node _T_812 = cat(_T_807, _T_811) @[Cat.scala 30:58]
    node _T_813 = cat(_T_764, _T_812) @[Cat.scala 30:58]
    node _T_814 = not(_T_813) @[primitives.scala 65:36]
    node _T_815 = mux(_T_707, UInt<1>("h00"), _T_814) @[primitives.scala 65:21]
    node _T_816 = not(_T_815) @[primitives.scala 65:17]
    node _T_817 = not(_T_816) @[primitives.scala 65:36]
    node _T_818 = mux(_T_704, UInt<1>("h00"), _T_817) @[primitives.scala 65:21]
    node _T_819 = not(_T_818) @[primitives.scala 65:17]
    node _T_820 = not(_T_819) @[primitives.scala 65:36]
    node _T_821 = mux(_T_701, UInt<1>("h00"), _T_820) @[primitives.scala 65:21]
    node _T_822 = not(_T_821) @[primitives.scala 65:17]
    node _T_823 = not(_T_822) @[primitives.scala 65:36]
    node _T_824 = mux(_T_698, UInt<1>("h00"), _T_823) @[primitives.scala 65:21]
    node _T_825 = not(_T_824) @[primitives.scala 65:17]
    node _T_827 = cat(_T_825, UInt<4>("h0f")) @[Cat.scala 30:58]
    node _T_828 = bits(_T_697, 9, 9) @[primitives.scala 56:25]
    node _T_829 = bits(_T_697, 8, 0) @[primitives.scala 57:26]
    node _T_830 = bits(_T_829, 8, 8) @[primitives.scala 56:25]
    node _T_831 = bits(_T_829, 7, 0) @[primitives.scala 57:26]
    node _T_832 = bits(_T_831, 7, 7) @[primitives.scala 56:25]
    node _T_833 = bits(_T_831, 6, 0) @[primitives.scala 57:26]
    node _T_834 = bits(_T_833, 6, 6) @[primitives.scala 56:25]
    node _T_835 = bits(_T_833, 5, 0) @[primitives.scala 57:26]
    node _T_837 = dshr(asSInt(UInt<65>("h010000000000000000")), _T_835) @[primitives.scala 68:52]
    node _T_838 = bits(_T_837, 3, 0) @[primitives.scala 69:26]
    node _T_839 = bits(_T_838, 1, 0) @[Bitwise.scala 108:18]
    node _T_840 = bits(_T_839, 0, 0) @[Bitwise.scala 108:18]
    node _T_841 = bits(_T_839, 1, 1) @[Bitwise.scala 108:44]
    node _T_842 = cat(_T_840, _T_841) @[Cat.scala 30:58]
    node _T_843 = bits(_T_838, 3, 2) @[Bitwise.scala 108:44]
    node _T_844 = bits(_T_843, 0, 0) @[Bitwise.scala 108:18]
    node _T_845 = bits(_T_843, 1, 1) @[Bitwise.scala 108:44]
    node _T_846 = cat(_T_844, _T_845) @[Cat.scala 30:58]
    node _T_847 = cat(_T_842, _T_846) @[Cat.scala 30:58]
    node _T_849 = mux(_T_834, _T_847, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_851 = mux(_T_832, _T_849, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_853 = mux(_T_830, _T_851, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_855 = mux(_T_828, _T_853, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_856 = mux(_T_696, _T_827, _T_855) @[primitives.scala 61:20]
    node _T_858 = mux(_T_694, _T_856, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_860 = mux(_T_692, _T_858, UInt<1>("h00")) @[primitives.scala 59:20]
    node _T_861 = bits(sigX3, 55, 55) @[MulAddRecFN.scala 450:26]
    node _T_862 = or(_T_860, _T_861) @[MulAddRecFN.scala 449:75]
    node _T_864 = cat(_T_862, UInt<2>("h03")) @[Cat.scala 30:58]
    node roundMask = or(_T_690, _T_864) @[MulAddRecFN.scala 448:50]
    node _T_865 = shr(roundMask, 1) @[MulAddRecFN.scala 454:35]
    node _T_866 = not(_T_865) @[MulAddRecFN.scala 454:24]
    node roundPosMask = and(_T_866, roundMask) @[MulAddRecFN.scala 454:40]
    node _T_867 = and(sigX3, roundPosMask) @[MulAddRecFN.scala 455:30]
    node roundPosBit = neq(_T_867, UInt<1>("h00")) @[MulAddRecFN.scala 455:46]
    node _T_869 = shr(roundMask, 1) @[MulAddRecFN.scala 456:45]
    node _T_870 = and(sigX3, _T_869) @[MulAddRecFN.scala 456:34]
    node anyRoundExtra = neq(_T_870, UInt<1>("h00")) @[MulAddRecFN.scala 456:50]
    node _T_872 = not(sigX3) @[MulAddRecFN.scala 457:27]
    node _T_873 = shr(roundMask, 1) @[MulAddRecFN.scala 457:45]
    node _T_874 = and(_T_872, _T_873) @[MulAddRecFN.scala 457:34]
    node allRoundExtra = eq(_T_874, UInt<1>("h00")) @[MulAddRecFN.scala 457:50]
    node anyRound = or(roundPosBit, anyRoundExtra) @[MulAddRecFN.scala 458:32]
    node allRound = and(roundPosBit, allRoundExtra) @[MulAddRecFN.scala 459:32]
    node roundDirectUp = mux(signY, roundingMode_min, roundingMode_max) @[MulAddRecFN.scala 460:28]
    node _T_877 = eq(doIncrSig, UInt<1>("h00")) @[MulAddRecFN.scala 462:10]
    node _T_878 = and(_T_877, roundingMode_nearest_even) @[MulAddRecFN.scala 462:22]
    node _T_879 = and(_T_878, roundPosBit) @[MulAddRecFN.scala 462:51]
    node _T_880 = and(_T_879, anyRoundExtra) @[MulAddRecFN.scala 463:60]
    node _T_882 = eq(doIncrSig, UInt<1>("h00")) @[MulAddRecFN.scala 464:10]
    node _T_883 = and(_T_882, roundDirectUp) @[MulAddRecFN.scala 464:22]
    node _T_884 = and(_T_883, anyRound) @[MulAddRecFN.scala 464:49]
    node _T_885 = or(_T_880, _T_884) @[MulAddRecFN.scala 463:78]
    node _T_886 = and(doIncrSig, allRound) @[MulAddRecFN.scala 465:49]
    node _T_887 = or(_T_885, _T_886) @[MulAddRecFN.scala 464:65]
    node _T_888 = and(doIncrSig, roundingMode_nearest_even) @[MulAddRecFN.scala 466:20]
    node _T_889 = and(_T_888, roundPosBit) @[MulAddRecFN.scala 466:49]
    node _T_890 = or(_T_887, _T_889) @[MulAddRecFN.scala 465:65]
    node _T_891 = and(doIncrSig, roundDirectUp) @[MulAddRecFN.scala 467:20]
    node _T_893 = and(_T_891, UInt<1>("h01")) @[MulAddRecFN.scala 467:49]
    node roundUp = or(_T_890, _T_893) @[MulAddRecFN.scala 466:65]
    node _T_895 = eq(roundPosBit, UInt<1>("h00")) @[MulAddRecFN.scala 470:42]
    node _T_896 = and(roundingMode_nearest_even, _T_895) @[MulAddRecFN.scala 470:39]
    node _T_897 = and(_T_896, allRoundExtra) @[MulAddRecFN.scala 470:56]
    node _T_898 = and(roundingMode_nearest_even, roundPosBit) @[MulAddRecFN.scala 471:39]
    node _T_900 = eq(anyRoundExtra, UInt<1>("h00")) @[MulAddRecFN.scala 471:59]
    node _T_901 = and(_T_898, _T_900) @[MulAddRecFN.scala 471:56]
    node roundEven = mux(doIncrSig, _T_897, _T_901) @[MulAddRecFN.scala 469:12]
    node _T_903 = eq(allRound, UInt<1>("h00")) @[MulAddRecFN.scala 473:39]
    node inexactY = mux(doIncrSig, _T_903, anyRound) @[MulAddRecFN.scala 473:27]
    node _T_904 = or(sigX3, roundMask) @[MulAddRecFN.scala 475:18]
    node _T_905 = shr(_T_904, 2) @[MulAddRecFN.scala 475:30]
    node _T_907 = add(_T_905, UInt<1>("h01")) @[MulAddRecFN.scala 475:35]
    node _T_908 = tail(_T_907, 1) @[MulAddRecFN.scala 475:35]
    node roundUp_sigY3 = bits(_T_908, 54, 0) @[MulAddRecFN.scala 475:45]
    node _T_910 = eq(roundUp, UInt<1>("h00")) @[MulAddRecFN.scala 477:13]
    node _T_912 = eq(roundEven, UInt<1>("h00")) @[MulAddRecFN.scala 477:26]
    node _T_913 = and(_T_910, _T_912) @[MulAddRecFN.scala 477:23]
    node _T_914 = not(roundMask) @[MulAddRecFN.scala 477:48]
    node _T_915 = and(sigX3, _T_914) @[MulAddRecFN.scala 477:46]
    node _T_916 = shr(_T_915, 2) @[MulAddRecFN.scala 477:59]
    node _T_918 = mux(_T_913, _T_916, UInt<1>("h00")) @[MulAddRecFN.scala 477:12]
    node _T_920 = mux(roundUp, roundUp_sigY3, UInt<1>("h00")) @[MulAddRecFN.scala 478:12]
    node _T_921 = or(_T_918, _T_920) @[MulAddRecFN.scala 477:79]
    node _T_922 = shr(roundMask, 1) @[MulAddRecFN.scala 479:64]
    node _T_923 = not(_T_922) @[MulAddRecFN.scala 479:53]
    node _T_924 = and(roundUp_sigY3, _T_923) @[MulAddRecFN.scala 479:51]
    node _T_926 = mux(roundEven, _T_924, UInt<1>("h00")) @[MulAddRecFN.scala 479:12]
    node sigY3 = or(_T_921, _T_926) @[MulAddRecFN.scala 478:79]
    node _T_927 = bits(sigY3, 54, 54) @[MulAddRecFN.scala 482:18]
    node _T_929 = add(sExpX3, UInt<1>("h01")) @[MulAddRecFN.scala 482:41]
    node _T_930 = tail(_T_929, 1) @[MulAddRecFN.scala 482:41]
    node _T_932 = mux(_T_927, _T_930, UInt<1>("h00")) @[MulAddRecFN.scala 482:12]
    node _T_933 = bits(sigY3, 53, 53) @[MulAddRecFN.scala 483:18]
    node _T_935 = mux(_T_933, sExpX3, UInt<1>("h00")) @[MulAddRecFN.scala 483:12]
    node _T_936 = or(_T_932, _T_935) @[MulAddRecFN.scala 482:61]
    node _T_937 = bits(sigY3, 54, 53) @[MulAddRecFN.scala 484:19]
    node _T_939 = eq(_T_937, UInt<1>("h00")) @[MulAddRecFN.scala 484:44]
    node _T_941 = sub(sExpX3, UInt<1>("h01")) @[MulAddRecFN.scala 485:20]
    node _T_942 = asUInt(_T_941) @[MulAddRecFN.scala 485:20]
    node _T_943 = tail(_T_942, 1) @[MulAddRecFN.scala 485:20]
    node _T_945 = mux(_T_939, _T_943, UInt<1>("h00")) @[MulAddRecFN.scala 484:12]
    node sExpY = or(_T_936, _T_945) @[MulAddRecFN.scala 483:61]
    node expY = bits(sExpY, 11, 0) @[MulAddRecFN.scala 488:21]
    node _T_946 = bits(sigY3, 51, 0) @[MulAddRecFN.scala 490:31]
    node _T_947 = bits(sigY3, 52, 1) @[MulAddRecFN.scala 490:55]
    node fractY = mux(sigX3Shift1, _T_946, _T_947) @[MulAddRecFN.scala 490:12]
    node _T_948 = bits(sExpY, 12, 10) @[MulAddRecFN.scala 492:27]
    node overflowY = eq(_T_948, UInt<2>("h03")) @[MulAddRecFN.scala 492:56]
    node _T_951 = eq(isZeroY, UInt<1>("h00")) @[MulAddRecFN.scala 495:9]
    node _T_952 = bits(sExpY, 12, 12) @[MulAddRecFN.scala 496:19]
    node _T_953 = bits(sExpY, 11, 0) @[MulAddRecFN.scala 496:43]
    node _T_955 = lt(_T_953, UInt<10>("h03ce")) @[MulAddRecFN.scala 496:57]
    node _T_956 = or(_T_952, _T_955) @[MulAddRecFN.scala 496:34]
    node totalUnderflowY = and(_T_951, _T_956) @[MulAddRecFN.scala 495:19]
    node _T_957 = bits(sExpX3, 13, 13) @[MulAddRecFN.scala 499:20]
    node _T_960 = mux(sigX3Shift1, UInt<11>("h0402"), UInt<11>("h0401")) @[MulAddRecFN.scala 501:26]
    node _T_961 = leq(sExpX3_13, _T_960) @[MulAddRecFN.scala 500:29]
    node _T_962 = or(_T_957, _T_961) @[MulAddRecFN.scala 499:35]
    node underflowY = and(inexactY, _T_962) @[MulAddRecFN.scala 498:22]
    node _T_963 = and(roundingMode_min, signY) @[MulAddRecFN.scala 506:27]
    node _T_965 = eq(signY, UInt<1>("h00")) @[MulAddRecFN.scala 506:61]
    node _T_966 = and(roundingMode_max, _T_965) @[MulAddRecFN.scala 506:58]
    node roundMagUp = or(_T_963, _T_966) @[MulAddRecFN.scala 506:37]
    node overflowY_roundMagUp = or(roundingMode_nearest_even, roundMagUp) @[MulAddRecFN.scala 507:58]
    node mulSpecial = or(isSpecialA, isSpecialB) @[MulAddRecFN.scala 511:33]
    node addSpecial = or(mulSpecial, isSpecialC) @[MulAddRecFN.scala 512:33]
    node notSpecial_addZeros = and(io.fromPreMul.isZeroProd, isZeroC) @[MulAddRecFN.scala 513:56]
    node _T_968 = eq(addSpecial, UInt<1>("h00")) @[MulAddRecFN.scala 514:22]
    node _T_970 = eq(notSpecial_addZeros, UInt<1>("h00")) @[MulAddRecFN.scala 514:38]
    node commonCase = and(_T_968, _T_970) @[MulAddRecFN.scala 514:35]
    node _T_971 = and(isInfA, isZeroB) @[MulAddRecFN.scala 517:17]
    node _T_972 = and(isZeroA, isInfB) @[MulAddRecFN.scala 517:41]
    node _T_973 = or(_T_971, _T_972) @[MulAddRecFN.scala 517:29]
    node _T_975 = eq(isNaNA, UInt<1>("h00")) @[MulAddRecFN.scala 518:14]
    node _T_977 = eq(isNaNB, UInt<1>("h00")) @[MulAddRecFN.scala 518:26]
    node _T_978 = and(_T_975, _T_977) @[MulAddRecFN.scala 518:23]
    node _T_979 = or(isInfA, isInfB) @[MulAddRecFN.scala 518:46]
    node _T_980 = and(_T_978, _T_979) @[MulAddRecFN.scala 518:35]
    node _T_981 = and(_T_980, isInfC) @[MulAddRecFN.scala 518:57]
    node _T_982 = and(_T_981, doSubMags) @[MulAddRecFN.scala 518:67]
    node notSigNaN_invalid = or(_T_973, _T_982) @[MulAddRecFN.scala 517:52]
    node _T_983 = or(isSigNaNA, isSigNaNB) @[MulAddRecFN.scala 519:29]
    node _T_984 = or(_T_983, isSigNaNC) @[MulAddRecFN.scala 519:42]
    node invalid = or(_T_984, notSigNaN_invalid) @[MulAddRecFN.scala 519:55]
    node overflow = and(commonCase, overflowY) @[MulAddRecFN.scala 520:32]
    node underflow = and(commonCase, underflowY) @[MulAddRecFN.scala 521:32]
    node _T_985 = and(commonCase, inexactY) @[MulAddRecFN.scala 522:43]
    node inexact = or(overflow, _T_985) @[MulAddRecFN.scala 522:28]
    node _T_986 = or(notSpecial_addZeros, isZeroY) @[MulAddRecFN.scala 525:29]
    node notSpecial_isZeroOut = or(_T_986, totalUnderflowY) @[MulAddRecFN.scala 525:40]
    node _T_987 = and(commonCase, totalUnderflowY) @[MulAddRecFN.scala 526:41]
    node pegMinFiniteMagOut = and(_T_987, roundMagUp) @[MulAddRecFN.scala 526:60]
    node _T_989 = eq(overflowY_roundMagUp, UInt<1>("h00")) @[MulAddRecFN.scala 527:42]
    node pegMaxFiniteMagOut = and(overflow, _T_989) @[MulAddRecFN.scala 527:39]
    node _T_990 = or(isInfA, isInfB) @[MulAddRecFN.scala 529:16]
    node _T_991 = or(_T_990, isInfC) @[MulAddRecFN.scala 529:26]
    node _T_992 = and(overflow, overflowY_roundMagUp) @[MulAddRecFN.scala 529:49]
    node notNaN_isInfOut = or(_T_991, _T_992) @[MulAddRecFN.scala 529:36]
    node _T_993 = or(isNaNA, isNaNB) @[MulAddRecFN.scala 530:27]
    node _T_994 = or(_T_993, isNaNC) @[MulAddRecFN.scala 530:37]
    node isNaNOut = or(_T_994, notSigNaN_invalid) @[MulAddRecFN.scala 530:47]
    node _T_996 = eq(doSubMags, UInt<1>("h00")) @[MulAddRecFN.scala 533:10]
    node _T_997 = and(_T_996, io.fromPreMul.opSignC) @[MulAddRecFN.scala 533:51]
    node _T_999 = eq(isSpecialC, UInt<1>("h00")) @[MulAddRecFN.scala 534:24]
    node _T_1000 = and(mulSpecial, _T_999) @[MulAddRecFN.scala 534:21]
    node _T_1001 = and(_T_1000, io.fromPreMul.signProd) @[MulAddRecFN.scala 534:51]
    node _T_1002 = or(_T_997, _T_1001) @[MulAddRecFN.scala 533:78]
    node _T_1004 = eq(mulSpecial, UInt<1>("h00")) @[MulAddRecFN.scala 535:10]
    node _T_1005 = and(_T_1004, isSpecialC) @[MulAddRecFN.scala 535:23]
    node _T_1006 = and(_T_1005, io.fromPreMul.opSignC) @[MulAddRecFN.scala 535:51]
    node _T_1007 = or(_T_1002, _T_1006) @[MulAddRecFN.scala 534:78]
    node _T_1009 = eq(mulSpecial, UInt<1>("h00")) @[MulAddRecFN.scala 536:10]
    node _T_1010 = and(_T_1009, notSpecial_addZeros) @[MulAddRecFN.scala 536:23]
    node _T_1011 = and(_T_1010, doSubMags) @[MulAddRecFN.scala 536:46]
    node _T_1012 = and(_T_1011, signZeroNotEqOpSigns) @[MulAddRecFN.scala 536:59]
    node uncommonCaseSignOut = or(_T_1007, _T_1012) @[MulAddRecFN.scala 535:78]
    node _T_1014 = eq(isNaNOut, UInt<1>("h00")) @[MulAddRecFN.scala 538:20]
    node _T_1015 = and(_T_1014, uncommonCaseSignOut) @[MulAddRecFN.scala 538:31]
    node _T_1016 = and(commonCase, signY) @[MulAddRecFN.scala 538:70]
    node signOut = or(_T_1015, _T_1016) @[MulAddRecFN.scala 538:55]
    node _T_1019 = mux(notSpecial_isZeroOut, UInt<12>("h0e00"), UInt<12>("h00")) @[MulAddRecFN.scala 541:18]
    node _T_1020 = not(_T_1019) @[MulAddRecFN.scala 541:14]
    node _T_1021 = and(expY, _T_1020) @[MulAddRecFN.scala 540:15]
    node _T_1023 = not(UInt<12>("h03ce")) @[MulAddRecFN.scala 546:19]
    node _T_1025 = mux(pegMinFiniteMagOut, _T_1023, UInt<12>("h00")) @[MulAddRecFN.scala 545:18]
    node _T_1026 = not(_T_1025) @[MulAddRecFN.scala 545:14]
    node _T_1027 = and(_T_1021, _T_1026) @[MulAddRecFN.scala 544:17]
    node _T_1030 = mux(pegMaxFiniteMagOut, UInt<12>("h0400"), UInt<12>("h00")) @[MulAddRecFN.scala 549:18]
    node _T_1031 = not(_T_1030) @[MulAddRecFN.scala 549:14]
    node _T_1032 = and(_T_1027, _T_1031) @[MulAddRecFN.scala 548:17]
    node _T_1035 = mux(notNaN_isInfOut, UInt<10>("h0200"), UInt<12>("h00")) @[MulAddRecFN.scala 553:18]
    node _T_1036 = not(_T_1035) @[MulAddRecFN.scala 553:14]
    node _T_1037 = and(_T_1032, _T_1036) @[MulAddRecFN.scala 552:17]
    node _T_1040 = mux(pegMinFiniteMagOut, UInt<10>("h03ce"), UInt<12>("h00")) @[MulAddRecFN.scala 557:16]
    node _T_1041 = or(_T_1037, _T_1040) @[MulAddRecFN.scala 556:18]
    node _T_1044 = mux(pegMaxFiniteMagOut, UInt<12>("h0bff"), UInt<12>("h00")) @[MulAddRecFN.scala 558:16]
    node _T_1045 = or(_T_1041, _T_1044) @[MulAddRecFN.scala 557:74]
    node _T_1048 = mux(notNaN_isInfOut, UInt<12>("h0c00"), UInt<12>("h00")) @[MulAddRecFN.scala 562:16]
    node _T_1049 = or(_T_1045, _T_1048) @[MulAddRecFN.scala 561:15]
    node _T_1052 = mux(isNaNOut, UInt<12>("h0e00"), UInt<12>("h00")) @[MulAddRecFN.scala 566:16]
    node expOut = or(_T_1049, _T_1052) @[MulAddRecFN.scala 565:15]
    node _T_1053 = and(totalUnderflowY, roundMagUp) @[MulAddRecFN.scala 568:30]
    node _T_1054 = or(_T_1053, isNaNOut) @[MulAddRecFN.scala 568:45]
    node _T_1056 = shl(UInt<1>("h01"), 51) @[MulAddRecFN.scala 569:34]
    node _T_1058 = mux(isNaNOut, _T_1056, UInt<1>("h00")) @[MulAddRecFN.scala 569:16]
    node _T_1059 = mux(_T_1054, _T_1058, fractY) @[MulAddRecFN.scala 568:12]
    node _T_1060 = bits(pegMaxFiniteMagOut, 0, 0) @[Bitwise.scala 71:15]
    node _T_1063 = mux(_T_1060, UInt<52>("h0fffffffffffff"), UInt<52>("h00")) @[Bitwise.scala 71:12]
    node fractOut = or(_T_1059, _T_1063) @[MulAddRecFN.scala 571:11]
    node _T_1064 = cat(signOut, expOut) @[Cat.scala 30:58]
    node _T_1065 = cat(_T_1064, fractOut) @[Cat.scala 30:58]
    io.out <= _T_1065 @[MulAddRecFN.scala 574:12]
    node _T_1067 = cat(underflow, inexact) @[Cat.scala 30:58]
    node _T_1068 = cat(invalid, UInt<1>("h00")) @[Cat.scala 30:58]
    node _T_1069 = cat(_T_1068, overflow) @[Cat.scala 30:58]
    node _T_1070 = cat(_T_1069, _T_1067) @[Cat.scala 30:58]
    io.exceptionFlags <= _T_1070 @[MulAddRecFN.scala 575:23]