aboutsummaryrefslogtreecommitdiff
path: root/src
diff options
context:
space:
mode:
Diffstat (limited to 'src')
-rw-r--r--src/main/scala/firrtl/Namespace.scala9
-rw-r--r--src/main/scala/firrtl/passes/MemUtils.scala4
2 files changed, 11 insertions, 2 deletions
diff --git a/src/main/scala/firrtl/Namespace.scala b/src/main/scala/firrtl/Namespace.scala
index 7d4758c5..93e0ec76 100644
--- a/src/main/scala/firrtl/Namespace.scala
+++ b/src/main/scala/firrtl/Namespace.scala
@@ -84,5 +84,14 @@ object Namespace {
namespace
}
+
+ /** Initializes a [[Namespace]] for [[Module]] names in a [[Circuit]] */
+ def apply(c: Circuit): Namespace = {
+ val namespace = new Namespace
+ c.modules foreach { m =>
+ namespace.namespace += m.name
+ }
+ namespace
+ }
}
diff --git a/src/main/scala/firrtl/passes/MemUtils.scala b/src/main/scala/firrtl/passes/MemUtils.scala
index 4b91d9cd..263422df 100644
--- a/src/main/scala/firrtl/passes/MemUtils.scala
+++ b/src/main/scala/firrtl/passes/MemUtils.scala
@@ -148,9 +148,9 @@ object MemPortUtils {
def rwPortToBundle(mem: DefMemory) =
BundleType(Seq(
Field("wmode", Default, UIntType(IntWidth(1))),
- Field("data", Default, mem.dataType),
+ Field("wdata", Default, mem.dataType),
Field("rdata", Flip, mem.dataType),
- Field("mask", Default, create_mask(mem.dataType)),
+ Field("wmask", Default, create_mask(mem.dataType)),
Field("addr", Default, UIntType(IntWidth(ceil_log2(mem.depth)))),
Field("en", Default, UIntType(IntWidth(1))),
Field("clk", Default, ClockType)))