aboutsummaryrefslogtreecommitdiff
path: root/test/passes/remove-accesses/simple9.fir
diff options
context:
space:
mode:
authorazidar2016-01-16 15:49:51 -0800
committerazidar2016-01-16 15:49:51 -0800
commitea9cb9c8b34b78e3bc4d0bd474521b60acfbbc26 (patch)
treed3e8cce922d4fc1b40e9d41e1c05b3d843107387 /test/passes/remove-accesses/simple9.fir
parent9dcb5684957e684174d97a45f80d1cfad887a741 (diff)
parent81e47120c8586871fd96e22e0626591d3b5a7cc5 (diff)
Merge branch 'new-mem' of github.com:ucb-bar/firrtl into scala-new-mem
Diffstat (limited to 'test/passes/remove-accesses/simple9.fir')
-rw-r--r--test/passes/remove-accesses/simple9.fir16
1 files changed, 16 insertions, 0 deletions
diff --git a/test/passes/remove-accesses/simple9.fir b/test/passes/remove-accesses/simple9.fir
new file mode 100644
index 00000000..5405c42a
--- /dev/null
+++ b/test/passes/remove-accesses/simple9.fir
@@ -0,0 +1,16 @@
+; RUN: firrtl -i %s -o %s.v -X verilog -p c 2>&1 | tee %s.out | FileCheck %s
+
+circuit top :
+ module top :
+ input T_4910 : UInt<1>
+ input T_4581 : UInt<1>
+ input reset : UInt<1>
+ input clock : Clock
+ output out : UInt<1>
+ reg T_4590 : UInt<1>[2], clock, reset, T_4590
+ T_4590[0] <= UInt(0)
+ T_4590[1] <= UInt(0)
+ out <= UInt(0)
+ when T_4910 :
+ out <= T_4590[T_4581]
+;CHECK: Done!