aboutsummaryrefslogtreecommitdiff
path: root/test/features
diff options
context:
space:
mode:
authorazidar2016-01-16 15:49:51 -0800
committerazidar2016-01-16 15:49:51 -0800
commitea9cb9c8b34b78e3bc4d0bd474521b60acfbbc26 (patch)
treed3e8cce922d4fc1b40e9d41e1c05b3d843107387 /test/features
parent9dcb5684957e684174d97a45f80d1cfad887a741 (diff)
parent81e47120c8586871fd96e22e0626591d3b5a7cc5 (diff)
Merge branch 'new-mem' of github.com:ucb-bar/firrtl into scala-new-mem
Diffstat (limited to 'test/features')
-rw-r--r--test/features/VerilogReg.fir17
1 files changed, 17 insertions, 0 deletions
diff --git a/test/features/VerilogReg.fir b/test/features/VerilogReg.fir
new file mode 100644
index 00000000..33c4417f
--- /dev/null
+++ b/test/features/VerilogReg.fir
@@ -0,0 +1,17 @@
+; RUN: firrtl -i %s -o %s.v -X verilog -p c 2>&1 | tee %s.out | FileCheck %s
+; CHECK: Done!
+circuit Poison :
+ module Poison :
+ input clk : Clock
+ input reset : UInt<1>
+ input p1 : UInt<1>
+ input p2 : UInt<1>
+ input p3 : UInt<1>
+ reg r : UInt<32>,clk,reset,r
+ when p1 :
+ r <= UInt(1)
+ when p2 :
+ r <= UInt(2)
+ when p3 :
+ r <= UInt(3)
+