diff options
| author | Jim Lawson | 2016-10-06 10:19:43 -0700 |
|---|---|---|
| committer | GitHub | 2016-10-06 10:19:43 -0700 |
| commit | 7d756d3a373fdbab4e93fcfb081ba78ae3828c28 (patch) | |
| tree | 240946280d5ace05a98af8a9f6b5da43d7155e62 /src | |
| parent | b28acc9915cd4ddf16681fd4d48462ebdd53894a (diff) | |
| parent | c4e114f0064a867341a44406f242c60e50e2ce56 (diff) | |
Merge pull request #321 from ucb-bar/fix_infer_mdir
Fix CInferMDir
Diffstat (limited to 'src')
| -rw-r--r-- | src/main/scala/firrtl/passes/Resolves.scala | 18 | ||||
| -rw-r--r-- | src/test/scala/firrtlTests/CInferMDirSpec.scala | 104 |
2 files changed, 115 insertions, 7 deletions
diff --git a/src/main/scala/firrtl/passes/Resolves.scala b/src/main/scala/firrtl/passes/Resolves.scala index 1fad9b05..789b9a4d 100644 --- a/src/main/scala/firrtl/passes/Resolves.scala +++ b/src/main/scala/firrtl/passes/Resolves.scala @@ -107,9 +107,10 @@ object CInferMDir extends Pass { def name = "CInfer MDir" type MPortDirMap = collection.mutable.LinkedHashMap[String, MPortDir] - def infer_mdir_e(mports: MPortDirMap, dir: MPortDir)(e: Expression): Expression = { - e map infer_mdir_e(mports, dir) match { - case e: Reference => mports get e.name match { + def infer_mdir_e(mports: MPortDirMap, dir: MPortDir)(e: Expression): Expression = e match { + case e: Reference => + mports get e.name match { + case None => case Some(p) => mports(e.name) = (p, dir) match { case (MInfer, MInfer) => Utils.error("Shouldn't be here") case (MInfer, MWrite) => MWrite @@ -127,11 +128,14 @@ object CInferMDir extends Pass { case (MReadWrite, MWrite) => MReadWrite case (MReadWrite, MRead) => MReadWrite case (MReadWrite, MReadWrite) => MReadWrite - } ; e - case None => e + } } - case _ => e - } + e + case e: SubAccess => + infer_mdir_e(mports, dir)(e.expr) + infer_mdir_e(mports, MRead)(e.index) // index can't be a write port + e + case e => e map infer_mdir_e(mports, dir) } def infer_mdir_s(mports: MPortDirMap)(s: Statement): Statement = s match { diff --git a/src/test/scala/firrtlTests/CInferMDirSpec.scala b/src/test/scala/firrtlTests/CInferMDirSpec.scala new file mode 100644 index 00000000..719a3334 --- /dev/null +++ b/src/test/scala/firrtlTests/CInferMDirSpec.scala @@ -0,0 +1,104 @@ +/* +Copyright (c) 2014 - 2016 The Regents of the University of +California (Regents). All Rights Reserved. Redistribution and use in +source and binary forms, with or without modification, are permitted +provided that the following conditions are met: + * Redistributions of source code must retain the above + copyright notice, this list of conditions and the following + two paragraphs of disclaimer. + * Redistributions in binary form must reproduce the above + copyright notice, this list of conditions and the following + two paragraphs of disclaimer in the documentation and/or other materials + provided with the distribution. + * Neither the name of the Regents nor the names of its contributors + may be used to endorse or promote products derived from this + software without specific prior written permission. +IN NO EVENT SHALL REGENTS BE LIABLE TO ANY PARTY FOR DIRECT, INDIRECT, +SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, INCLUDING LOST PROFITS, +ARISING OUT OF THE USE OF THIS SOFTWARE AND ITS DOCUMENTATION, EVEN IF +REGENTS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. +REGENTS SPECIFICALLY DISCLAIMS ANY WARRANTIES, INCLUDING, BUT NOT +LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR +A PARTICULAR PURPOSE. THE SOFTWARE AND ACCOMPANYING DOCUMENTATION, IF +ANY, PROVIDED HEREUNDER IS PROVIDED "AS IS". REGENTS HAS NO OBLIGATION +TO PROVIDE MAINTENANCE, SUPPORT, UPDATES, ENHANCEMENTS, OR +MODIFICATIONS. +*/ + +package firrtlTests + +import firrtl._ +import firrtl.ir._ +import firrtl.passes._ +import firrtl.Mappers._ +import Annotations._ + +class CInferMDir extends LowTransformSpec { + object CInferMDirCheckPass extends Pass { + val name = "Check Enable Signal for Chirrtl Mems" + + // finds the memory and check its read port + def checkStmt(s: Statement): Boolean = s match { + case s: DefMemory if s.name == "indices" => + (s.readers contains "index") && + (s.writers contains "bar") && + s.readwriters.isEmpty + case s: Block => + s.stmts exists checkStmt + case _ => false + } + + def run (c: Circuit) = { + val errors = new Errors + val check = c.modules exists { + case m: Module => checkStmt(m.body) + case m: ExtModule => false + } + if (!check) { + errors append new PassException( + "Memory has incorrect port directions!") + errors.trigger + } + c + } + } + + object CInferMDirCheck extends Transform with SimpleRun { + def execute(c: Circuit, map: AnnotationMap) = + run(c, Seq(ConstProp, CInferMDirCheckPass)) + } + + def transform = CInferMDirCheck + + "Memory" should "have correct mem port directions" in { + val input = """ +circuit foo : + module foo : + input clk : Clock + input reset : UInt<1> + output io : {flip wen : UInt<1>, flip in : UInt<1>, flip counter : UInt<2>, ren: UInt<1>[4], out : UInt<1>[4]} + + io is invalid + cmem indices : UInt<2>[4] + node T_0 = add(io.counter, UInt<1>("h01")) + node temp = tail(T_0, 1) + infer mport index = indices[temp], clk + io.out[0] <= UInt<1>("h0") + io.out[1] <= UInt<1>("h0") + io.out[2] <= UInt<1>("h0") + io.out[3] <= UInt<1>("h0") + when io.ren[index] : + io.out[index] <= io.in + else : + when io.wen : + infer mport bar = indices[temp], clk + bar <= io.in +""".stripMargin + + val annotationMap = AnnotationMap(Nil) + val writer = new java.io.StringWriter + compile(parse(input), annotationMap, writer) + // Check correctness of firrtl + parse(writer.toString) + } +} |
