aboutsummaryrefslogtreecommitdiff
path: root/src
diff options
context:
space:
mode:
authorazidar2016-01-24 14:17:18 -0800
committerazidar2016-01-24 14:17:18 -0800
commit63b3668414bfea1c3bdd651a552d5fa7b5d6b9c4 (patch)
tree8f568bdfb1aa699c3e25375a43a30ee0ecb51a2c /src
parent9a957a40dee56bbe1a63753f331832af178941be (diff)
parent559cc89a69db6c3b64cac2bdfbf7f78c83ae0e8c (diff)
Merge branch 'new-mem' of github.com:ucb-bar/firrtl into new-mem
Diffstat (limited to 'src')
-rw-r--r--src/main/stanza/passes.stanza4
1 files changed, 2 insertions, 2 deletions
diff --git a/src/main/stanza/passes.stanza b/src/main/stanza/passes.stanza
index 7adef243..47e8711e 100644
--- a/src/main/stanza/passes.stanza
+++ b/src/main/stanza/passes.stanza
@@ -2427,10 +2427,10 @@ defn emit-verilog (m:InModule) -> Module :
add(at-clock[clk],[tab "end"])
add(at-clock[clk],["`endif"])
defn stop (ret:Int) -> Streamable :
- ["$fdisplay(32/'h80000002," ret ");$finish;"]
+ ["$fdisplay(32'h80000002,\"" ret "\");$finish;"]
defn printf (str:String,args:List<Expression>) -> Streamable :
val str* = join(List(escape(str),args),",")
- ["$fwrite(32/'h80000002," str* ");"]
+ ["$fwrite(32'h80000002," str* ");"]
defn delay (e:Expression, n:Int, clk:Expression) -> Expression :
var e* = e
for i in 0 to n do :