diff options
| author | Colin Schmidt | 2016-10-30 14:18:48 -0700 |
|---|---|---|
| committer | Donggyu | 2016-10-30 14:18:48 -0700 |
| commit | be87c1e2481d14a2e0b68668fbfd901d3416dddd (patch) | |
| tree | c1febd7d69a3079e5459de4d62ed3f1e7f80c470 /src/test | |
| parent | 5b35f2d2722f72c81d2d6c507cd379be2a1476d8 (diff) | |
Keep package name + directory structure consistent (#354)
* Keep package name + directory structure consistent
This annoyed me so heres a PR
* fix InferReadWrite references
* delete .ConvertFixedToSInt.scala.swo
Diffstat (limited to 'src/test')
| -rw-r--r-- | src/test/scala/firrtlTests/DriverSpec.scala | 4 | ||||
| -rw-r--r-- | src/test/scala/firrtlTests/InferReadWriteSpec.scala | 6 | ||||
| -rw-r--r-- | src/test/scala/firrtlTests/ReplSeqMemTests.scala | 4 |
3 files changed, 7 insertions, 7 deletions
diff --git a/src/test/scala/firrtlTests/DriverSpec.scala b/src/test/scala/firrtlTests/DriverSpec.scala index c2066831..cb479225 100644 --- a/src/test/scala/firrtlTests/DriverSpec.scala +++ b/src/test/scala/firrtlTests/DriverSpec.scala @@ -4,7 +4,7 @@ package firrtlTests import java.io.File -import firrtl.passes.memlib.ReplSeqMemAnnotation +import firrtl.passes.memlib.{InferReadWriteAnnotation, ReplSeqMemAnnotation} import org.scalatest.{Matchers, FreeSpec} import firrtl._ @@ -105,7 +105,7 @@ class DriverSpec extends FreeSpec with Matchers { val firrtlOptions = optionsManager.firrtlOptions firrtlOptions.annotations.length should be (1) firrtlOptions.annotations.foreach { annotation => - annotation shouldBe a [passes.InferReadWriteAnnotation] + annotation shouldBe a [InferReadWriteAnnotation] } } "repl-seq-mem annotation" in { diff --git a/src/test/scala/firrtlTests/InferReadWriteSpec.scala b/src/test/scala/firrtlTests/InferReadWriteSpec.scala index 7e1a0c7e..be663872 100644 --- a/src/test/scala/firrtlTests/InferReadWriteSpec.scala +++ b/src/test/scala/firrtlTests/InferReadWriteSpec.scala @@ -71,7 +71,7 @@ class InferReadWriteSpec extends SimpleTransformSpec { new IRToWorkingIR(), new ResolveAndCheck(), new HighFirrtlToMiddleFirrtl(), - new InferReadWrite(TransID(-1)), + new memlib.InferReadWrite(TransID(-1)), InferReadWriteCheck, new EmitFirrtl(writer) ) @@ -100,7 +100,7 @@ circuit sram6t : T_5 <= io.wdata """.stripMargin - val annotationMap = AnnotationMap(Seq(InferReadWriteAnnotation("sram6t", TransID(-1)))) + val annotationMap = AnnotationMap(Seq(memlib.InferReadWriteAnnotation("sram6t", TransID(-1)))) val writer = new java.io.StringWriter compile(parse(input), annotationMap, writer) // Check correctness of firrtl @@ -132,7 +132,7 @@ circuit sram6t : T_5 <= io.wdata """.stripMargin - val annotationMap = AnnotationMap(Seq(InferReadWriteAnnotation("sram6t", TransID(-1)))) + val annotationMap = AnnotationMap(Seq(memlib.InferReadWriteAnnotation("sram6t", TransID(-1)))) val writer = new java.io.StringWriter intercept[InferReadWriteCheckException] { compile(parse(input), annotationMap, writer) diff --git a/src/test/scala/firrtlTests/ReplSeqMemTests.scala b/src/test/scala/firrtlTests/ReplSeqMemTests.scala index 277623cf..78b3d9f0 100644 --- a/src/test/scala/firrtlTests/ReplSeqMemTests.scala +++ b/src/test/scala/firrtlTests/ReplSeqMemTests.scala @@ -13,8 +13,8 @@ class ReplSeqMemSpec extends SimpleTransformSpec { new IRToWorkingIR(), new ResolveAndCheck(), new HighFirrtlToMiddleFirrtl(), - new passes.InferReadWrite(TransID(-1)), - new passes.memlib.ReplSeqMem(TransID(-2)), + new InferReadWrite(TransID(-1)), + new ReplSeqMem(TransID(-2)), new MiddleFirrtlToLowFirrtl(), (new Transform with SimpleRun { def execute(c: ir.Circuit, a: AnnotationMap) = run(c, passSeq) } ), |
