diff options
| author | Kevin Laeufer | 2021-09-23 16:34:28 -0700 |
|---|---|---|
| committer | GitHub | 2021-09-23 23:34:28 +0000 |
| commit | 034445e31ec53100abe259d407e62e278fdb50fa (patch) | |
| tree | fb8d87c9cb7dd35779e83fcf0899d879a65f05c7 /src/test/scala | |
| parent | b8a0ecf1203a487a922f8a15d88716b69469094f (diff) | |
transforms.formal: ensure named statements as output (#2367)
Diffstat (limited to 'src/test/scala')
| -rw-r--r-- | src/test/scala/firrtlTests/formal/ConvertAssertsSpec.scala | 9 |
1 files changed, 5 insertions, 4 deletions
diff --git a/src/test/scala/firrtlTests/formal/ConvertAssertsSpec.scala b/src/test/scala/firrtlTests/formal/ConvertAssertsSpec.scala index f21f0878..c315c472 100644 --- a/src/test/scala/firrtlTests/formal/ConvertAssertsSpec.scala +++ b/src/test/scala/firrtlTests/formal/ConvertAssertsSpec.scala @@ -24,11 +24,12 @@ class ConvertAssertsSpec extends FirrtlFlatSpec { |""".stripMargin val ref = preamble + - """ printf(clock, and(not(ne5), not(reset)), "x should not equal 5") - | stop(clock, and(not(ne5), not(reset)), 1) + """ printf(clock, and(not(ne5), not(reset)), "x should not equal 5") : assert_0_print + | stop(clock, and(not(ne5), not(reset)), 1) : assert_0 |""".stripMargin - val outputCS = ConvertAsserts.execute(CircuitState(parse(input), Nil)) + val state = CircuitState(parse(input), Nil) + val outputCS = ConvertAsserts.execute(state) (parse(outputCS.circuit.serialize)) should be(parse(ref)) } @@ -38,7 +39,7 @@ class ConvertAssertsSpec extends FirrtlFlatSpec { |""".stripMargin val ref = preamble + - """ stop(clock, and(not(ne5), not(reset)), 1) + """ stop(clock, and(not(ne5), not(reset)), 1) : assert_0 |""".stripMargin val outputCS = ConvertAsserts.execute(CircuitState(parse(input), Nil)) |
