aboutsummaryrefslogtreecommitdiff
path: root/src/test/scala/firrtlTests/InferReadWriteSpec.scala
diff options
context:
space:
mode:
authorchick2020-08-14 19:47:53 -0700
committerJack Koenig2020-08-14 19:47:53 -0700
commit6fc742bfaf5ee508a34189400a1a7dbffe3f1cac (patch)
tree2ed103ee80b0fba613c88a66af854ae9952610ce /src/test/scala/firrtlTests/InferReadWriteSpec.scala
parentb516293f703c4de86397862fee1897aded2ae140 (diff)
All of src/ formatted with scalafmt
Diffstat (limited to 'src/test/scala/firrtlTests/InferReadWriteSpec.scala')
-rw-r--r--src/test/scala/firrtlTests/InferReadWriteSpec.scala15
1 files changed, 7 insertions, 8 deletions
diff --git a/src/test/scala/firrtlTests/InferReadWriteSpec.scala b/src/test/scala/firrtlTests/InferReadWriteSpec.scala
index e8be70ad..81f2df33 100644
--- a/src/test/scala/firrtlTests/InferReadWriteSpec.scala
+++ b/src/test/scala/firrtlTests/InferReadWriteSpec.scala
@@ -10,8 +10,7 @@ import firrtl.testutils._
import firrtl.testutils.FirrtlCheckers._
class InferReadWriteSpec extends SimpleTransformSpec {
- class InferReadWriteCheckException extends PassException(
- "Readwrite ports are not found!")
+ class InferReadWriteCheckException extends PassException("Readwrite ports are not found!")
object InferReadWriteCheck extends Pass {
override def prerequisites = Forms.MidForm
@@ -23,18 +22,18 @@ class InferReadWriteSpec extends SimpleTransformSpec {
case s: DefMemory if s.readLatency > 0 && s.readwriters.size == 1 =>
s.name == "mem" && s.readwriters.head == "rw"
case s: Block =>
- s.stmts exists findReadWrite
+ s.stmts.exists(findReadWrite)
case _ => false
}
- def run (c: Circuit) = {
+ def run(c: Circuit) = {
val errors = new Errors
- val foundReadWrite = c.modules exists {
- case m: Module => findReadWrite(m.body)
+ val foundReadWrite = c.modules.exists {
+ case m: Module => findReadWrite(m.body)
case m: ExtModule => false
}
if (!foundReadWrite) {
- errors append new InferReadWriteCheckException
+ errors.append(new InferReadWriteCheckException)
errors.trigger
}
c
@@ -176,6 +175,6 @@ circuit sram6t :
val annos = Seq(memlib.InferReadWriteAnnotation)
val res = compileAndEmit(CircuitState(parse(input), ChirrtlForm, annos))
// Check correctness of firrtl
- res should containLine (s"mem.rw.wmode <= wen")
+ res should containLine(s"mem.rw.wmode <= wen")
}
}