1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
|
// SPDX-License-Identifier: Apache-2.0
package chiselTests.util
import chisel3._
import chisel3.stage.ChiselStage
import chisel3.util.Cat
import chisel3.experimental.noPrefix
import chiselTests.ChiselFlatSpec
object CatSpec {
class JackIsATypeSystemGod extends Module {
val in = IO(Input(Vec(0, UInt(8.W))))
val out = IO(Output(UInt(8.W)))
out := Cat(in)
}
}
class CatSpec extends ChiselFlatSpec {
import CatSpec._
behavior.of("util.Cat")
it should "not fail to elaborate a zero-element Vec" in {
ChiselStage.elaborate(new JackIsATypeSystemGod)
}
it should "not override the names of its arguments" in {
class MyModule extends RawModule {
val a, b, c, d = IO(Input(UInt(8.W)))
val out = IO(Output(UInt()))
out := Cat(a, b, c, d)
}
val chirrtl = ChiselStage.emitChirrtl(new MyModule)
for (name <- Seq("a", "b", "c", "d")) {
chirrtl should include(s"input $name : UInt<8>")
}
}
it should "have prefixed naming" in {
class MyModule extends RawModule {
val in = IO(Input(Vec(8, UInt(8.W))))
val out = IO(Output(UInt()))
// noPrefix to avoid `out` as prefix
out := noPrefix(Cat(in))
}
val chirrtl = ChiselStage.emitChirrtl(new MyModule)
chirrtl should include("node lo_lo = cat(in[6], in[7])")
chirrtl should include("node lo_hi = cat(in[4], in[5])")
chirrtl should include("node hi_lo = cat(in[2], in[3])")
chirrtl should include("node hi_hi = cat(in[0], in[1])")
}
}
|