summaryrefslogtreecommitdiff
path: root/src/test
diff options
context:
space:
mode:
Diffstat (limited to 'src/test')
-rw-r--r--src/test/resources/chisel3/AnalogBlackBox.v (renamed from src/test/resources/AnalogBlackBox.v)0
-rw-r--r--src/test/resources/chisel3/BlackBoxTest.v (renamed from src/test/resources/BlackBoxTest.v)0
-rw-r--r--src/test/resources/chisel3/VerilogVendingMachine.v (renamed from src/test/resources/VerilogVendingMachine.v)0
-rw-r--r--src/test/scala/chiselTests/AnalogIntegrationSpec.scala4
-rw-r--r--src/test/scala/chiselTests/AnalogSpec.scala14
-rw-r--r--src/test/scala/chiselTests/BlackBox.scala8
-rw-r--r--src/test/scala/chiselTests/BlackBoxImpl.scala2
-rw-r--r--src/test/scala/chiselTests/ExtModule.scala4
-rw-r--r--src/test/scala/examples/SimpleVendingMachine.scala2
9 files changed, 17 insertions, 17 deletions
diff --git a/src/test/resources/AnalogBlackBox.v b/src/test/resources/chisel3/AnalogBlackBox.v
index 79e74a13..79e74a13 100644
--- a/src/test/resources/AnalogBlackBox.v
+++ b/src/test/resources/chisel3/AnalogBlackBox.v
diff --git a/src/test/resources/BlackBoxTest.v b/src/test/resources/chisel3/BlackBoxTest.v
index f88fb4ee..f88fb4ee 100644
--- a/src/test/resources/BlackBoxTest.v
+++ b/src/test/resources/chisel3/BlackBoxTest.v
diff --git a/src/test/resources/VerilogVendingMachine.v b/src/test/resources/chisel3/VerilogVendingMachine.v
index c01259bd..c01259bd 100644
--- a/src/test/resources/VerilogVendingMachine.v
+++ b/src/test/resources/chisel3/VerilogVendingMachine.v
diff --git a/src/test/scala/chiselTests/AnalogIntegrationSpec.scala b/src/test/scala/chiselTests/AnalogIntegrationSpec.scala
index de717c4f..952d3872 100644
--- a/src/test/scala/chiselTests/AnalogIntegrationSpec.scala
+++ b/src/test/scala/chiselTests/AnalogIntegrationSpec.scala
@@ -126,10 +126,10 @@ class AnalogIntegrationTester(mod: => AnalogDUTModule) extends BasicTester {
class AnalogIntegrationSpec extends ChiselFlatSpec {
behavior of "Verilator"
it should "support simple bidirectional wires" in {
- assertTesterPasses(new AnalogIntegrationTester(new AnalogSmallDUT), Seq("/AnalogBlackBox.v"))
+ assertTesterPasses(new AnalogIntegrationTester(new AnalogSmallDUT), Seq("/chisel3/AnalogBlackBox.v"))
}
// Use this test once Verilator supports alias
ignore should "support arbitrary bidirectional wires" in {
- assertTesterPasses(new AnalogIntegrationTester(new AnalogDUT), Seq("/AnalogBlackBox.v"))
+ assertTesterPasses(new AnalogIntegrationTester(new AnalogDUT), Seq("/chisel3/AnalogBlackBox.v"))
}
}
diff --git a/src/test/scala/chiselTests/AnalogSpec.scala b/src/test/scala/chiselTests/AnalogSpec.scala
index 5db9ab53..c2dee4a9 100644
--- a/src/test/scala/chiselTests/AnalogSpec.scala
+++ b/src/test/scala/chiselTests/AnalogSpec.scala
@@ -130,7 +130,7 @@ class AnalogSpec extends ChiselFlatSpec {
val mod = Module(new AnalogReaderBlackBox)
mod.io.bus <> writer.io.bus
check(mod)
- }, Seq("/AnalogBlackBox.v"))
+ }, Seq("/chisel3/AnalogBlackBox.v"))
}
it should "error if any bulk connected more than once" in {
@@ -149,7 +149,7 @@ class AnalogSpec extends ChiselFlatSpec {
val mods = Seq.fill(2)(Module(new AnalogReaderBlackBox))
attach(writer.io.bus, mods(0).io.bus, mods(1).io.bus)
mods.foreach(check(_))
- }, Seq("/AnalogBlackBox.v"))
+ }, Seq("/chisel3/AnalogBlackBox.v"))
}
it should "work with 3 blackboxes separately attached via a wire" in {
@@ -160,7 +160,7 @@ class AnalogSpec extends ChiselFlatSpec {
attach(busWire, mods(0).io.bus)
attach(mods(1).io.bus, busWire)
mods.foreach(check(_))
- }, Seq("/AnalogBlackBox.v"))
+ }, Seq("/chisel3/AnalogBlackBox.v"))
}
// This does not currently work in Verilator unless Firrtl does constant prop and dead code
@@ -173,7 +173,7 @@ class AnalogSpec extends ChiselFlatSpec {
attach(busWire(1), mod.io.bus)
attach(busWire(0), busWire(1))
check(mod)
- }, Seq("/AnalogBlackBox.v"))
+ }, Seq("/chisel3/AnalogBlackBox.v"))
}
it should "work with blackboxes at different levels of the module hierarchy" in {
@@ -182,7 +182,7 @@ class AnalogSpec extends ChiselFlatSpec {
val busWire = Wire(writer.io.bus)
attach(writer.io.bus, mods(0).io.bus, mods(1).io.bus)
mods.foreach(check(_))
- }, Seq("/AnalogBlackBox.v"))
+ }, Seq("/chisel3/AnalogBlackBox.v"))
}
// This does not currently work in Verilator, but does work in VCS
@@ -193,7 +193,7 @@ class AnalogSpec extends ChiselFlatSpec {
connector.io.bus1 <> writer.io.bus
reader.io.bus <> connector.io.bus2
check(reader)
- }, Seq("/AnalogBlackBox.v"))
+ }, Seq("/chisel3/AnalogBlackBox.v"))
}
it should "NOT support conditional connection of analog types" in {
@@ -204,7 +204,7 @@ class AnalogSpec extends ChiselFlatSpec {
mod.io.bus <> writer.io.bus
}
check(mod)
- }, Seq("/AnalogBlackBox.v"))
+ }, Seq("/chisel3/AnalogBlackBox.v"))
}
}
}
diff --git a/src/test/scala/chiselTests/BlackBox.scala b/src/test/scala/chiselTests/BlackBox.scala
index 164c7b6f..b3791fd9 100644
--- a/src/test/scala/chiselTests/BlackBox.scala
+++ b/src/test/scala/chiselTests/BlackBox.scala
@@ -138,18 +138,18 @@ class BlackBoxWithParamsTester extends BasicTester {
class BlackBoxSpec extends ChiselFlatSpec {
"A BlackBoxed inverter" should "work" in {
assertTesterPasses({ new BlackBoxTester },
- Seq("/BlackBoxTest.v"))
+ Seq("/chisel3/BlackBoxTest.v"))
}
"Multiple BlackBoxes" should "work" in {
assertTesterPasses({ new MultiBlackBoxTester },
- Seq("/BlackBoxTest.v"))
+ Seq("/chisel3/BlackBoxTest.v"))
}
"A BlackBoxed register" should "work" in {
assertTesterPasses({ new BlackBoxWithClockTester },
- Seq("/BlackBoxTest.v"))
+ Seq("/chisel3/BlackBoxTest.v"))
}
"BlackBoxes with parameters" should "work" in {
assertTesterPasses({ new BlackBoxWithParamsTester },
- Seq("/BlackBoxTest.v"))
+ Seq("/chisel3/BlackBoxTest.v"))
}
}
diff --git a/src/test/scala/chiselTests/BlackBoxImpl.scala b/src/test/scala/chiselTests/BlackBoxImpl.scala
index 11d59fe9..a6784909 100644
--- a/src/test/scala/chiselTests/BlackBoxImpl.scala
+++ b/src/test/scala/chiselTests/BlackBoxImpl.scala
@@ -47,7 +47,7 @@ class BlackBoxMinus extends HasBlackBoxResource {
val in2 = Input(UInt(16.W))
val out = Output(UInt(16.W))
})
- setResource("/BlackBoxTest.v")
+ setResource("/chisel3/BlackBoxTest.v")
}
class UsesBlackBoxMinusViaResource extends Module {
diff --git a/src/test/scala/chiselTests/ExtModule.scala b/src/test/scala/chiselTests/ExtModule.scala
index f8927b9f..6bffa333 100644
--- a/src/test/scala/chiselTests/ExtModule.scala
+++ b/src/test/scala/chiselTests/ExtModule.scala
@@ -62,10 +62,10 @@ class MultiExtModuleTester extends BasicTester {
class ExtModuleSpec extends ChiselFlatSpec {
"A ExtModule inverter" should "work" in {
assertTesterPasses({ new ExtModuleTester },
- Seq("/BlackBoxTest.v"))
+ Seq("/chisel3/BlackBoxTest.v"))
}
"Multiple ExtModules" should "work" in {
assertTesterPasses({ new MultiExtModuleTester },
- Seq("/BlackBoxTest.v"))
+ Seq("/chisel3/BlackBoxTest.v"))
}
}
diff --git a/src/test/scala/examples/SimpleVendingMachine.scala b/src/test/scala/examples/SimpleVendingMachine.scala
index e8ca7c77..a34a7051 100644
--- a/src/test/scala/examples/SimpleVendingMachine.scala
+++ b/src/test/scala/examples/SimpleVendingMachine.scala
@@ -90,6 +90,6 @@ class SimpleVendingMachineSpec extends ChiselFlatSpec {
}
"An Verilog implementation of a vending machine" should "work" in {
assertTesterPasses(new SimpleVendingMachineTester(new VerilogVendingMachineWrapper),
- List("/VerilogVendingMachine.v"))
+ List("/chisel3/VerilogVendingMachine.v"))
}
}