summaryrefslogtreecommitdiff
path: root/src/test/scala/chiselTests
diff options
context:
space:
mode:
Diffstat (limited to 'src/test/scala/chiselTests')
-rw-r--r--src/test/scala/chiselTests/ComplexAssign.scala4
-rw-r--r--src/test/scala/chiselTests/DontTouchSpec.scala1
-rw-r--r--src/test/scala/chiselTests/FixedPointSpec.scala2
-rw-r--r--src/test/scala/chiselTests/InvalidateAPISpec.scala164
-rw-r--r--src/test/scala/chiselTests/Vec.scala3
-rw-r--r--src/test/scala/chiselTests/VectorPacketIO.scala5
-rw-r--r--src/test/scala/chiselTests/When.scala3
7 files changed, 181 insertions, 1 deletions
diff --git a/src/test/scala/chiselTests/ComplexAssign.scala b/src/test/scala/chiselTests/ComplexAssign.scala
index a13ec959..e101e7c0 100644
--- a/src/test/scala/chiselTests/ComplexAssign.scala
+++ b/src/test/scala/chiselTests/ComplexAssign.scala
@@ -8,6 +8,7 @@ import org.scalatest.prop._
import chisel3._
import chisel3.testers.BasicTester
import chisel3.util._
+import org.scalacheck.Shrink
class Complex[T <: Data](val re: T, val im: T) extends Bundle {
override def cloneType: this.type =
@@ -47,6 +48,9 @@ class ComplexAssignTester(enList: List[Boolean], re: Int, im: Int) extends Basic
class ComplexAssignSpec extends ChiselPropSpec {
property("All complex assignments should return the correct result") {
+ // Disable shrinking on error.
+ implicit val noShrinkListVal = Shrink[List[Boolean]](_ => Stream.empty)
+ implicit val noShrinkInt = Shrink[Int](_ => Stream.empty)
forAll(enSequence(2), safeUInts, safeUInts) { (en: List[Boolean], re: Int, im: Int) =>
assertTesterPasses{ new ComplexAssignTester(en, re, im) }
}
diff --git a/src/test/scala/chiselTests/DontTouchSpec.scala b/src/test/scala/chiselTests/DontTouchSpec.scala
index 9a4e6660..7aa4d2e2 100644
--- a/src/test/scala/chiselTests/DontTouchSpec.scala
+++ b/src/test/scala/chiselTests/DontTouchSpec.scala
@@ -13,6 +13,7 @@ class HasDeadCodeChild(withDontTouch: Boolean) extends Module {
val c = Output(Vec(2, UInt(32.W)))
})
io.b := io.a
+ io.c := DontCare
if (withDontTouch) {
dontTouch(io.c)
}
diff --git a/src/test/scala/chiselTests/FixedPointSpec.scala b/src/test/scala/chiselTests/FixedPointSpec.scala
index 28c3aa55..8caa7f1e 100644
--- a/src/test/scala/chiselTests/FixedPointSpec.scala
+++ b/src/test/scala/chiselTests/FixedPointSpec.scala
@@ -108,6 +108,8 @@ class SBPTester extends BasicTester {
assert(dut.io.out === 3.0.F(0.BP))
val test = Wire(FixedPoint(10.W, 5.BP))
+ // Initialize test, avoiding a "Reference test is not fully initialized" error from firrtl.
+ test := 0.0.F(5.BP)
val q = test.setBinaryPoint(18)
assert(q.getWidth.U === 23.U)
diff --git a/src/test/scala/chiselTests/InvalidateAPISpec.scala b/src/test/scala/chiselTests/InvalidateAPISpec.scala
new file mode 100644
index 00000000..7176c654
--- /dev/null
+++ b/src/test/scala/chiselTests/InvalidateAPISpec.scala
@@ -0,0 +1,164 @@
+// See LICENSE for license details.
+
+package chiselTests
+
+import chisel3._
+import chisel3.core.BiConnect.BiConnectException
+import chisel3.util.Counter
+import firrtl.passes.CheckInitialization.RefNotInitializedException
+import org.scalatest._
+
+class InvalidateAPISpec extends ChiselPropSpec with Matchers {
+
+ def myGenerateFirrtl(t: => Module): String = Driver.emit(() => t)
+ def compileFirrtl(t: => Module): Unit = {
+ Driver.execute(Array[String]("--compiler", "verilog"), () => t)
+ }
+ class TrivialInterface extends Bundle {
+ val in = Input(Bool())
+ val out = Output(Bool())
+ }
+
+ property("an output connected to DontCare should emit a Firrtl \"is invalid\" with Strict CompileOptions") {
+ import chisel3.core.ExplicitCompileOptions.Strict
+ class ModuleWithDontCare extends Module {
+ val io = IO(new TrivialInterface)
+ io.out := DontCare
+ io.out := io.in
+ }
+ val firrtlOutput = myGenerateFirrtl(new ModuleWithDontCare)
+ firrtlOutput should include("io.out is invalid")
+ }
+
+ property("an output without a DontCare should NOT emit a Firrtl \"is invalid\" with Strict CompileOptions") {
+ import chisel3.core.ExplicitCompileOptions.Strict
+ class ModuleWithoutDontCare extends Module {
+ val io = IO(new TrivialInterface)
+ io.out := io.in
+ }
+ val firrtlOutput = myGenerateFirrtl(new ModuleWithoutDontCare)
+ firrtlOutput should not include("is invalid")
+ }
+
+ property("an output without a DontCare should emit a Firrtl \"is invalid\" with NotStrict CompileOptions") {
+ import chisel3.core.ExplicitCompileOptions.NotStrict
+ class ModuleWithoutDontCare extends Module {
+ val io = IO(new TrivialInterface)
+ io.out := io.in
+ }
+ val firrtlOutput = myGenerateFirrtl(new ModuleWithoutDontCare)
+ firrtlOutput should include("io is invalid")
+ }
+
+ property("a bundle with a DontCare should emit a Firrtl \"is invalid\" with Strict CompileOptions") {
+ import chisel3.core.ExplicitCompileOptions.Strict
+ class ModuleWithoutDontCare extends Module {
+ val io = IO(new TrivialInterface)
+ io <> DontCare
+ }
+ val firrtlOutput = myGenerateFirrtl(new ModuleWithoutDontCare)
+ firrtlOutput should include("io.out is invalid")
+ firrtlOutput should include("io.in is invalid")
+ }
+
+ property("a Vec with a DontCare should emit a Firrtl \"is invalid\" with Strict CompileOptions and bulk connect") {
+ import chisel3.core.ExplicitCompileOptions.Strict
+ val nElements = 5
+ class ModuleWithoutDontCare extends Module {
+ val io = IO(new Bundle {
+ val ins = Input(Vec(nElements, Bool()))
+ })
+ io.ins <> DontCare
+ }
+ val firrtlOutput = myGenerateFirrtl(new ModuleWithoutDontCare)
+ for (i <- 0 until nElements)
+ firrtlOutput should include(s"io.ins[$i] is invalid")
+ }
+
+ property("a Vec with a DontCare should emit a Firrtl \"is invalid\" with Strict CompileOptions and mono connect") {
+ import chisel3.core.ExplicitCompileOptions.Strict
+ val nElements = 5
+ class ModuleWithoutDontCare extends Module {
+ val io = IO(new Bundle {
+ val ins = Input(Vec(nElements, Bool()))
+ })
+ io.ins := DontCare
+ }
+ val firrtlOutput = myGenerateFirrtl(new ModuleWithoutDontCare)
+ for (i <- 0 until nElements)
+ firrtlOutput should include(s"io.ins[$i] is invalid")
+ }
+
+ property("a DontCare cannot be a connection sink (LHS) for := ") {
+ import chisel3.core.ExplicitCompileOptions.Strict
+ class ModuleWithDontCareSink extends Module {
+ val io = IO(new TrivialInterface)
+ DontCare := io.in
+ }
+ val exception = intercept[ChiselException] {
+ elaborate(new ModuleWithDontCareSink)
+ }
+ exception.getMessage should include("DontCare cannot be a connection sink (LHS)")
+ }
+
+ property("a DontCare cannot be a connection sink (LHS) for <>") {
+ import chisel3.core.ExplicitCompileOptions.Strict
+ class ModuleWithDontCareSink extends Module {
+ val io = IO(new TrivialInterface)
+ DontCare <> io.in
+ }
+ val exception = intercept[BiConnectException] {
+ elaborate(new ModuleWithDontCareSink)
+ }
+ exception.getMessage should include("DontCare cannot be a connection sink (LHS)")
+ }
+
+ property("FIRRTL should complain about partial initialization with Strict CompileOptions and conditional connect") {
+ import chisel3.core.ExplicitCompileOptions.Strict
+ class ModuleWithIncompleteAssignment extends Module {
+ val io = IO(new Bundle {
+ val out = Output(Bool())
+ })
+ val counter = Counter(8)
+ when (counter.inc()) {
+ io.out := true.B
+ }
+ }
+ val exception = intercept[RefNotInitializedException] {
+ compileFirrtl(new ModuleWithIncompleteAssignment)
+ }
+ exception.getMessage should include("is not fully initialized")
+ }
+
+ property("FIRRTL should not complain about partial initialization with Strict CompileOptions and conditional connect after unconditional connect") {
+ import chisel3.core.ExplicitCompileOptions.Strict
+ class ModuleWithUnconditionalAssignment extends Module {
+ val io = IO(new Bundle {
+ val out = Output(Bool())
+ })
+ val counter = Counter(8)
+ io.out := false.B
+ when (counter.inc()) {
+ io.out := true.B
+ }
+ }
+ compileFirrtl(new ModuleWithUnconditionalAssignment)
+ }
+
+ property("FIRRTL should not complain about partial initialization with Strict CompileOptions and conditional connect with otherwise clause") {
+ import chisel3.core.ExplicitCompileOptions.Strict
+ class ModuleWithConditionalAndOtherwiseAssignment extends Module {
+ val io = IO(new Bundle {
+ val out = Output(Bool())
+ })
+ val counter = Counter(8)
+ when (counter.inc()) {
+ io.out := true.B
+ } otherwise {
+ io.out := false.B
+ }
+ }
+
+ compileFirrtl(new ModuleWithConditionalAndOtherwiseAssignment)
+ }
+}
diff --git a/src/test/scala/chiselTests/Vec.scala b/src/test/scala/chiselTests/Vec.scala
index 6c62ab26..1c5157b5 100644
--- a/src/test/scala/chiselTests/Vec.scala
+++ b/src/test/scala/chiselTests/Vec.scala
@@ -146,6 +146,7 @@ class ZeroEntryVecTester extends BasicTester {
val m = Module(new Module {
val io = IO(Output(bundleWithZeroEntryVec))
+ io.foo := false.B
})
WireInit(m.io.bar)
@@ -179,6 +180,8 @@ class ModuleIODynamicIndexTester(n: Int) extends BasicTester {
when (cycle =/= i.U) {
m.in := 0.U // default
assert(m.out === 0.U)
+ } .otherwise {
+ m.in := DontCare
}
}
// only connect one dut per cycle
diff --git a/src/test/scala/chiselTests/VectorPacketIO.scala b/src/test/scala/chiselTests/VectorPacketIO.scala
index bcf59e03..ba3664a3 100644
--- a/src/test/scala/chiselTests/VectorPacketIO.scala
+++ b/src/test/scala/chiselTests/VectorPacketIO.scala
@@ -40,6 +40,11 @@ class BrokenVectorPacketModule extends Module {
val n = 4
val io = IO(new VectorPacketIO(n))
+ // Avoid a "Reference io is not fully initialized" error from firrtl.
+ for (i <- 0 until n) {
+ io.outs(i) <> io.ins(i)
+ }
+
/* the following method of initializing the circuit may change in the future */
io.ins.foreach(_.nodeq())
io.outs.foreach(_.noenq())
diff --git a/src/test/scala/chiselTests/When.scala b/src/test/scala/chiselTests/When.scala
index d2646df7..3bd63831 100644
--- a/src/test/scala/chiselTests/When.scala
+++ b/src/test/scala/chiselTests/When.scala
@@ -7,7 +7,6 @@ import org.scalatest._
import chisel3._
import chisel3.testers.BasicTester
import chisel3.util._
-//import chisel3.core.ExplicitCompileOptions.Strict
class WhenTester() extends BasicTester {
val cnt = Counter(4)
@@ -66,6 +65,8 @@ class NoOtherwiseOverlappedWhenTester() extends BasicTester {
out := 3.U
} .elsewhen (cnt.value <= 3.U) {
out := 0.U
+ } .otherwise {
+ out := DontCare
}
assert(out === cnt.value + 1.U)