diff options
| author | Jim Lawson | 2017-05-11 15:07:30 -0700 |
|---|---|---|
| committer | GitHub | 2017-05-11 15:07:30 -0700 |
| commit | 8baa2ab806be1aa85a7a1da7b348726da1bd1d19 (patch) | |
| tree | 9c6251d52cb17830a9ce212c7630bf0d9fecf002 /src/test/scala/chiselTests | |
| parent | 45e235a5948a1cd15b8ccb5f437dc6f2ff80cb96 (diff) | |
Scope resources - move them down into chisel3 directory - fixes #549 (#610)
Diffstat (limited to 'src/test/scala/chiselTests')
| -rw-r--r-- | src/test/scala/chiselTests/AnalogIntegrationSpec.scala | 4 | ||||
| -rw-r--r-- | src/test/scala/chiselTests/AnalogSpec.scala | 14 | ||||
| -rw-r--r-- | src/test/scala/chiselTests/BlackBox.scala | 8 | ||||
| -rw-r--r-- | src/test/scala/chiselTests/BlackBoxImpl.scala | 2 | ||||
| -rw-r--r-- | src/test/scala/chiselTests/ExtModule.scala | 4 |
5 files changed, 16 insertions, 16 deletions
diff --git a/src/test/scala/chiselTests/AnalogIntegrationSpec.scala b/src/test/scala/chiselTests/AnalogIntegrationSpec.scala index de717c4f..952d3872 100644 --- a/src/test/scala/chiselTests/AnalogIntegrationSpec.scala +++ b/src/test/scala/chiselTests/AnalogIntegrationSpec.scala @@ -126,10 +126,10 @@ class AnalogIntegrationTester(mod: => AnalogDUTModule) extends BasicTester { class AnalogIntegrationSpec extends ChiselFlatSpec { behavior of "Verilator" it should "support simple bidirectional wires" in { - assertTesterPasses(new AnalogIntegrationTester(new AnalogSmallDUT), Seq("/AnalogBlackBox.v")) + assertTesterPasses(new AnalogIntegrationTester(new AnalogSmallDUT), Seq("/chisel3/AnalogBlackBox.v")) } // Use this test once Verilator supports alias ignore should "support arbitrary bidirectional wires" in { - assertTesterPasses(new AnalogIntegrationTester(new AnalogDUT), Seq("/AnalogBlackBox.v")) + assertTesterPasses(new AnalogIntegrationTester(new AnalogDUT), Seq("/chisel3/AnalogBlackBox.v")) } } diff --git a/src/test/scala/chiselTests/AnalogSpec.scala b/src/test/scala/chiselTests/AnalogSpec.scala index 5db9ab53..c2dee4a9 100644 --- a/src/test/scala/chiselTests/AnalogSpec.scala +++ b/src/test/scala/chiselTests/AnalogSpec.scala @@ -130,7 +130,7 @@ class AnalogSpec extends ChiselFlatSpec { val mod = Module(new AnalogReaderBlackBox) mod.io.bus <> writer.io.bus check(mod) - }, Seq("/AnalogBlackBox.v")) + }, Seq("/chisel3/AnalogBlackBox.v")) } it should "error if any bulk connected more than once" in { @@ -149,7 +149,7 @@ class AnalogSpec extends ChiselFlatSpec { val mods = Seq.fill(2)(Module(new AnalogReaderBlackBox)) attach(writer.io.bus, mods(0).io.bus, mods(1).io.bus) mods.foreach(check(_)) - }, Seq("/AnalogBlackBox.v")) + }, Seq("/chisel3/AnalogBlackBox.v")) } it should "work with 3 blackboxes separately attached via a wire" in { @@ -160,7 +160,7 @@ class AnalogSpec extends ChiselFlatSpec { attach(busWire, mods(0).io.bus) attach(mods(1).io.bus, busWire) mods.foreach(check(_)) - }, Seq("/AnalogBlackBox.v")) + }, Seq("/chisel3/AnalogBlackBox.v")) } // This does not currently work in Verilator unless Firrtl does constant prop and dead code @@ -173,7 +173,7 @@ class AnalogSpec extends ChiselFlatSpec { attach(busWire(1), mod.io.bus) attach(busWire(0), busWire(1)) check(mod) - }, Seq("/AnalogBlackBox.v")) + }, Seq("/chisel3/AnalogBlackBox.v")) } it should "work with blackboxes at different levels of the module hierarchy" in { @@ -182,7 +182,7 @@ class AnalogSpec extends ChiselFlatSpec { val busWire = Wire(writer.io.bus) attach(writer.io.bus, mods(0).io.bus, mods(1).io.bus) mods.foreach(check(_)) - }, Seq("/AnalogBlackBox.v")) + }, Seq("/chisel3/AnalogBlackBox.v")) } // This does not currently work in Verilator, but does work in VCS @@ -193,7 +193,7 @@ class AnalogSpec extends ChiselFlatSpec { connector.io.bus1 <> writer.io.bus reader.io.bus <> connector.io.bus2 check(reader) - }, Seq("/AnalogBlackBox.v")) + }, Seq("/chisel3/AnalogBlackBox.v")) } it should "NOT support conditional connection of analog types" in { @@ -204,7 +204,7 @@ class AnalogSpec extends ChiselFlatSpec { mod.io.bus <> writer.io.bus } check(mod) - }, Seq("/AnalogBlackBox.v")) + }, Seq("/chisel3/AnalogBlackBox.v")) } } } diff --git a/src/test/scala/chiselTests/BlackBox.scala b/src/test/scala/chiselTests/BlackBox.scala index 164c7b6f..b3791fd9 100644 --- a/src/test/scala/chiselTests/BlackBox.scala +++ b/src/test/scala/chiselTests/BlackBox.scala @@ -138,18 +138,18 @@ class BlackBoxWithParamsTester extends BasicTester { class BlackBoxSpec extends ChiselFlatSpec { "A BlackBoxed inverter" should "work" in { assertTesterPasses({ new BlackBoxTester }, - Seq("/BlackBoxTest.v")) + Seq("/chisel3/BlackBoxTest.v")) } "Multiple BlackBoxes" should "work" in { assertTesterPasses({ new MultiBlackBoxTester }, - Seq("/BlackBoxTest.v")) + Seq("/chisel3/BlackBoxTest.v")) } "A BlackBoxed register" should "work" in { assertTesterPasses({ new BlackBoxWithClockTester }, - Seq("/BlackBoxTest.v")) + Seq("/chisel3/BlackBoxTest.v")) } "BlackBoxes with parameters" should "work" in { assertTesterPasses({ new BlackBoxWithParamsTester }, - Seq("/BlackBoxTest.v")) + Seq("/chisel3/BlackBoxTest.v")) } } diff --git a/src/test/scala/chiselTests/BlackBoxImpl.scala b/src/test/scala/chiselTests/BlackBoxImpl.scala index 11d59fe9..a6784909 100644 --- a/src/test/scala/chiselTests/BlackBoxImpl.scala +++ b/src/test/scala/chiselTests/BlackBoxImpl.scala @@ -47,7 +47,7 @@ class BlackBoxMinus extends HasBlackBoxResource { val in2 = Input(UInt(16.W)) val out = Output(UInt(16.W)) }) - setResource("/BlackBoxTest.v") + setResource("/chisel3/BlackBoxTest.v") } class UsesBlackBoxMinusViaResource extends Module { diff --git a/src/test/scala/chiselTests/ExtModule.scala b/src/test/scala/chiselTests/ExtModule.scala index f8927b9f..6bffa333 100644 --- a/src/test/scala/chiselTests/ExtModule.scala +++ b/src/test/scala/chiselTests/ExtModule.scala @@ -62,10 +62,10 @@ class MultiExtModuleTester extends BasicTester { class ExtModuleSpec extends ChiselFlatSpec { "A ExtModule inverter" should "work" in { assertTesterPasses({ new ExtModuleTester }, - Seq("/BlackBoxTest.v")) + Seq("/chisel3/BlackBoxTest.v")) } "Multiple ExtModules" should "work" in { assertTesterPasses({ new MultiExtModuleTester }, - Seq("/BlackBoxTest.v")) + Seq("/chisel3/BlackBoxTest.v")) } } |
