summaryrefslogtreecommitdiff
path: root/src/test/scala/chiselTests/TransitNameSpec.scala
diff options
context:
space:
mode:
authorJack2022-01-12 04:27:19 +0000
committerJack2022-01-12 04:27:19 +0000
commit29df513e348cc809876893f650af8180f0190496 (patch)
tree06daaea954b4e5af7113f06e4bdbb78b33515cb3 /src/test/scala/chiselTests/TransitNameSpec.scala
parent5242ce90659decb9058ee75db56e5c188029fbf9 (diff)
parent747d16311bdf185d2e98e452b14cb5d8ccca004c (diff)
Merge branch 'master' into 3.5-release
Diffstat (limited to 'src/test/scala/chiselTests/TransitNameSpec.scala')
-rw-r--r--src/test/scala/chiselTests/TransitNameSpec.scala9
1 files changed, 4 insertions, 5 deletions
diff --git a/src/test/scala/chiselTests/TransitNameSpec.scala b/src/test/scala/chiselTests/TransitNameSpec.scala
index 656c6731..ae08336d 100644
--- a/src/test/scala/chiselTests/TransitNameSpec.scala
+++ b/src/test/scala/chiselTests/TransitNameSpec.scala
@@ -1,7 +1,6 @@
// SPDX-License-Identifier: Apache-2.0
package chiselTests
-
import chisel3._
import chisel3.stage.{ChiselGeneratorAnnotation, ChiselStage}
import chisel3.util.TransitName
@@ -12,7 +11,7 @@ import org.scalatest.matchers.should.Matchers
class TransitNameSpec extends AnyFlatSpec with Matchers {
class MyModule extends RawModule {
- val io = IO(new Bundle{})
+ val io = IO(new Bundle {})
override val desiredName: String = "MyModule"
}
@@ -42,13 +41,13 @@ class TransitNameSpec extends AnyFlatSpec with Matchers {
.emitFirrtl(new Top, Array("--target-dir", "test_run_dir/TransitNameSpec"))
info("""output FIRRTL includes "inst MyModule"""")
- firrtl should include ("inst MyModule of MyModule")
+ firrtl should include("inst MyModule of MyModule")
info("""output FIRRTL includes "inst bar"""")
- firrtl should include ("inst bar of MyModule")
+ firrtl should include("inst bar of MyModule")
info("""output FIRRTL includes "inst baz_generated"""")
- firrtl should include ("inst baz_generated of MyModule")
+ firrtl should include("inst baz_generated of MyModule")
}
}