diff options
| author | Schuyler Eldridge | 2020-06-22 20:34:46 -0400 |
|---|---|---|
| committer | GitHub | 2020-06-22 20:34:46 -0400 |
| commit | 9f44b593efe4830aeb56d17f5ed59277a74832f8 (patch) | |
| tree | ac43010dd7fc2a14303497f95e12f2a40bb16d0e /src/test/scala/chiselTests/BundleSpec.scala | |
| parent | d099d01ae6b11d8befdf7b32ab74c3167a552984 (diff) | |
| parent | b5e59895e13550006fd8e951b7e9483de00f82dd (diff) | |
Merge pull request #1481 from freechipsproject/driver-deprecations
Remove Deprecated Usages of chisel3.Driver, CircuitForm
Diffstat (limited to 'src/test/scala/chiselTests/BundleSpec.scala')
| -rw-r--r-- | src/test/scala/chiselTests/BundleSpec.scala | 21 |
1 files changed, 11 insertions, 10 deletions
diff --git a/src/test/scala/chiselTests/BundleSpec.scala b/src/test/scala/chiselTests/BundleSpec.scala index c5f40c8a..d19e5d5f 100644 --- a/src/test/scala/chiselTests/BundleSpec.scala +++ b/src/test/scala/chiselTests/BundleSpec.scala @@ -3,6 +3,7 @@ package chiselTests import chisel3._ +import chisel3.stage.ChiselStage import chisel3.testers.BasicTester trait BundleSpecUtils { @@ -55,9 +56,9 @@ trait BundleSpecUtils { } } -class BundleSpec extends ChiselFlatSpec with BundleSpecUtils { +class BundleSpec extends ChiselFlatSpec with BundleSpecUtils with Utils { "Bundles with the same fields but in different orders" should "bulk connect" in { - elaborate { new MyModule(new BundleFooBar, new BundleBarFoo) } + ChiselStage.elaborate { new MyModule(new BundleFooBar, new BundleBarFoo) } } "Bundles" should "follow UInt serialization/deserialization API" in { @@ -65,18 +66,18 @@ class BundleSpec extends ChiselFlatSpec with BundleSpecUtils { } "Bulk connect on Bundles" should "check that the fields match" in { - (the [ChiselException] thrownBy { - elaborate { new MyModule(new BundleFooBar, new BundleFoo) } + (the [ChiselException] thrownBy extractCause[ChiselException] { + ChiselStage.elaborate { new MyModule(new BundleFooBar, new BundleFoo) } }).getMessage should include ("Right Record missing field") - (the [ChiselException] thrownBy { - elaborate { new MyModule(new BundleFoo, new BundleFooBar) } + (the [ChiselException] thrownBy extractCause[ChiselException] { + ChiselStage.elaborate { new MyModule(new BundleFoo, new BundleFooBar) } }).getMessage should include ("Left Record missing field") } "Bundles" should "not be able to use Seq for constructing hardware" in { - (the[ChiselException] thrownBy { - elaborate { + (the[ChiselException] thrownBy extractCause[ChiselException] { + ChiselStage.elaborate { new Module { val io = IO(new Bundle { val b = new BadSeqBundle @@ -116,8 +117,8 @@ class BundleSpec extends ChiselFlatSpec with BundleSpecUtils { } "Bundles" should "not have aliased fields" in { - (the[ChiselException] thrownBy { - elaborate { new Module { + (the[ChiselException] thrownBy extractCause[ChiselException] { + ChiselStage.elaborate { new Module { val io = IO(Output(new Bundle { val a = UInt(8.W) val b = a |
