aboutsummaryrefslogtreecommitdiff
path: root/test/passes/inline-indexers/simple2.fir
blob: a334b62614f06f1059b9e9c839217e5bae4e5342 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
; RUN: firrtl -i %s -o %s.v -X verilog -p c 2>&1 | tee %s.out | FileCheck %s

;CHECK: Inline Indexers
circuit top :
   module top :
      output o1 : UInt
      output o2 : UInt
      wire m : UInt<32>[2]
      wire i : UInt
      m[0] := UInt("h1")
      m[1] := UInt("h1")
      i := UInt("h1")
      infer accessor a = m[i] 
      o1 := a
      o2 := a

;CHECK: wire a : UInt<32>
;CHECK: a := m$0
;CHECK: when eqv(i_1, UInt("h1")) : a := m$1
;CHECK: wire a_1 : UInt<32>
;CHECK: a_1 := m$0
;CHECK: when eqv(i_2, UInt("h1")) : a_1 := m$1



;CHECK: Done!