aboutsummaryrefslogtreecommitdiff
path: root/src/main/scala/firrtl/passes/CInferMDir.scala
diff options
context:
space:
mode:
Diffstat (limited to 'src/main/scala/firrtl/passes/CInferMDir.scala')
-rw-r--r--src/main/scala/firrtl/passes/CInferMDir.scala75
1 files changed, 75 insertions, 0 deletions
diff --git a/src/main/scala/firrtl/passes/CInferMDir.scala b/src/main/scala/firrtl/passes/CInferMDir.scala
new file mode 100644
index 00000000..33587741
--- /dev/null
+++ b/src/main/scala/firrtl/passes/CInferMDir.scala
@@ -0,0 +1,75 @@
+// See LICENSE for license details.
+
+package firrtl.passes
+
+import firrtl._
+import firrtl.ir._
+import firrtl.Mappers._
+import firrtl.options.{Dependency, PreservesAll}
+import Utils.throwInternalError
+
+object CInferMDir extends Pass with PreservesAll[Transform] {
+
+ override val prerequisites = firrtl.stage.Forms.ChirrtlForm :+ Dependency(CInferTypes)
+
+ type MPortDirMap = collection.mutable.LinkedHashMap[String, MPortDir]
+
+ def infer_mdir_e(mports: MPortDirMap, dir: MPortDir)(e: Expression): Expression = e match {
+ case e: Reference =>
+ mports get e.name match {
+ case None =>
+ case Some(p) => mports(e.name) = (p, dir) match {
+ case (MInfer, MInfer) => throwInternalError(s"infer_mdir_e: shouldn't be here - $p, $dir")
+ case (MInfer, MWrite) => MWrite
+ case (MInfer, MRead) => MRead
+ case (MInfer, MReadWrite) => MReadWrite
+ case (MWrite, MInfer) => throwInternalError(s"infer_mdir_e: shouldn't be here - $p, $dir")
+ case (MWrite, MWrite) => MWrite
+ case (MWrite, MRead) => MReadWrite
+ case (MWrite, MReadWrite) => MReadWrite
+ case (MRead, MInfer) => throwInternalError(s"infer_mdir_e: shouldn't be here - $p, $dir")
+ case (MRead, MWrite) => MReadWrite
+ case (MRead, MRead) => MRead
+ case (MRead, MReadWrite) => MReadWrite
+ case (MReadWrite, MInfer) => throwInternalError(s"infer_mdir_e: shouldn't be here - $p, $dir")
+ case (MReadWrite, MWrite) => MReadWrite
+ case (MReadWrite, MRead) => MReadWrite
+ case (MReadWrite, MReadWrite) => MReadWrite
+ }
+ }
+ e
+ case e: SubAccess =>
+ infer_mdir_e(mports, dir)(e.expr)
+ infer_mdir_e(mports, MRead)(e.index) // index can't be a write port
+ e
+ case e => e map infer_mdir_e(mports, dir)
+ }
+
+ def infer_mdir_s(mports: MPortDirMap)(s: Statement): Statement = s match {
+ case sx: CDefMPort =>
+ mports(sx.name) = sx.direction
+ sx map infer_mdir_e(mports, MRead)
+ case sx: Connect =>
+ infer_mdir_e(mports, MRead)(sx.expr)
+ infer_mdir_e(mports, MWrite)(sx.loc)
+ sx
+ case sx: PartialConnect =>
+ infer_mdir_e(mports, MRead)(sx.expr)
+ infer_mdir_e(mports, MWrite)(sx.loc)
+ sx
+ case sx => sx map infer_mdir_s(mports) map infer_mdir_e(mports, MRead)
+ }
+
+ def set_mdir_s(mports: MPortDirMap)(s: Statement): Statement = s match {
+ case sx: CDefMPort => sx copy (direction = mports(sx.name))
+ case sx => sx map set_mdir_s(mports)
+ }
+
+ def infer_mdir(m: DefModule): DefModule = {
+ val mports = new MPortDirMap
+ m map infer_mdir_s(mports) map set_mdir_s(mports)
+ }
+
+ def run(c: Circuit): Circuit =
+ c copy (modules = c.modules map infer_mdir)
+}