aboutsummaryrefslogtreecommitdiff
path: root/test/passes/remove-accesses/simple10.fir
diff options
context:
space:
mode:
authorazidar2016-01-16 15:49:51 -0800
committerazidar2016-01-16 15:49:51 -0800
commitea9cb9c8b34b78e3bc4d0bd474521b60acfbbc26 (patch)
treed3e8cce922d4fc1b40e9d41e1c05b3d843107387 /test/passes/remove-accesses/simple10.fir
parent9dcb5684957e684174d97a45f80d1cfad887a741 (diff)
parent81e47120c8586871fd96e22e0626591d3b5a7cc5 (diff)
Merge branch 'new-mem' of github.com:ucb-bar/firrtl into scala-new-mem
Diffstat (limited to 'test/passes/remove-accesses/simple10.fir')
-rw-r--r--test/passes/remove-accesses/simple10.fir16
1 files changed, 16 insertions, 0 deletions
diff --git a/test/passes/remove-accesses/simple10.fir b/test/passes/remove-accesses/simple10.fir
new file mode 100644
index 00000000..b213f372
--- /dev/null
+++ b/test/passes/remove-accesses/simple10.fir
@@ -0,0 +1,16 @@
+; RUN: firrtl -i %s -o %s.v -X verilog -p cg 2>&1 | tee %s.out | FileCheck %s
+
+;CHECK: Done!
+
+circuit DecoupledAdderTests :
+ module DecoupledAdderTests :
+ input clock : Clock
+ input reset : UInt<1>
+ input T_31 : UInt<1>
+ input T_68 : UInt<1>
+ output out : UInt
+ output io : {}
+ wire T_43 : {flip ready : UInt<1>}[1]
+ T_43[0].ready <= UInt(0)
+ node T_78 = and(T_68, T_43[T_31].ready)
+ out <= T_78