aboutsummaryrefslogtreecommitdiff
path: root/src/test/scala/firrtlTests/annotationTests/TargetSpec.scala
diff options
context:
space:
mode:
authorJack Koenig2020-01-07 21:12:22 -0800
committerGitHub2020-01-07 21:12:22 -0800
commita4f2eda0ca312f80f43f89a764622aa744f9f84b (patch)
treef4371d28afe92712a8307ebc3473fc6c9d84584c /src/test/scala/firrtlTests/annotationTests/TargetSpec.scala
parentd5dd427c0267dc143d4297d5fd0716f19cd7634b (diff)
parent0a5b90fff540f3d82cc5b16db0bf2ff83e9dd760 (diff)
Merge pull request #1259 from freechipsproject/cleanup-testing-console
Cleanup testing console
Diffstat (limited to 'src/test/scala/firrtlTests/annotationTests/TargetSpec.scala')
-rw-r--r--src/test/scala/firrtlTests/annotationTests/TargetSpec.scala2
1 files changed, 0 insertions, 2 deletions
diff --git a/src/test/scala/firrtlTests/annotationTests/TargetSpec.scala b/src/test/scala/firrtlTests/annotationTests/TargetSpec.scala
index da154b6a..1bc4c927 100644
--- a/src/test/scala/firrtlTests/annotationTests/TargetSpec.scala
+++ b/src/test/scala/firrtlTests/annotationTests/TargetSpec.scala
@@ -9,7 +9,6 @@ import firrtlTests.FirrtlPropSpec
class TargetSpec extends FirrtlPropSpec {
def check(comp: Target): Unit = {
val named = Target.convertTarget2Named(comp)
- println(named)
val comp2 = Target.convertNamed2Target(named)
assert(comp.toGenericTarget.complete == comp2)
}
@@ -43,7 +42,6 @@ class TargetSpec extends FirrtlPropSpec {
val x_reg0_data = top.instOf("x", "X").ref("reg0").field("data")
top.instOf("x", "x")
top.ref("y")
- println(x_reg0_data)
}
property("Should serialize and deserialize") {
val circuit = CircuitTarget("Circuit")