aboutsummaryrefslogtreecommitdiff
path: root/src/test/scala/firrtlTests/InfoSpec.scala
diff options
context:
space:
mode:
authorJack Koenig2017-11-09 19:02:43 -0800
committerJack Koenig2017-12-12 15:34:43 -0800
commite39609a2bfbbd108fa1e5044e9c270685d75a816 (patch)
tree3f773ec4197c4a2ec9969c6e75db16afffe57f51 /src/test/scala/firrtlTests/InfoSpec.scala
parent7cc075438aa8b67fb52f0556ac9a5bc07bcca232 (diff)
Add RemoveWires transform
This transform replaces all wires with nodes in a legal, flow-forward order
Diffstat (limited to 'src/test/scala/firrtlTests/InfoSpec.scala')
-rw-r--r--src/test/scala/firrtlTests/InfoSpec.scala4
1 files changed, 2 insertions, 2 deletions
diff --git a/src/test/scala/firrtlTests/InfoSpec.scala b/src/test/scala/firrtlTests/InfoSpec.scala
index 4cb25640..8d49d753 100644
--- a/src/test/scala/firrtlTests/InfoSpec.scala
+++ b/src/test/scala/firrtlTests/InfoSpec.scala
@@ -59,8 +59,8 @@ class InfoSpec extends FirrtlFlatSpec {
)
result should containTree { case DefRegister(Info1, "r", _,_,_,_) => true }
result should containLine (s"reg [7:0] r; //$Info1")
- result should containTree { case DefWire(Info2, "w", _) => true }
- result should containLine (s"wire [7:0] w; //$Info2")
+ result should containTree { case DefNode(Info2, "w", _) => true }
+ result should containLine (s"wire [7:0] w; //$Info2") // Node "w" declaration in Verilog
result should containTree { case DefNode(Info3, "n", _) => true }
result should containLine (s"wire [7:0] n; //$Info3")
result should containLine (s"assign n = w | x; //$Info3")