aboutsummaryrefslogtreecommitdiff
path: root/src/test/scala/firrtlTests/ChirrtlMemSpec.scala
diff options
context:
space:
mode:
authorAdam Izraelevitz2017-03-23 16:16:24 -0700
committerGitHub2017-03-23 16:16:24 -0700
commit67eb4e2de6166b8f1eb5190215640117b82e8c48 (patch)
tree18cbaf901eff58262d833bf5bc0d75262c9ab57d /src/test/scala/firrtlTests/ChirrtlMemSpec.scala
parent4cffd184397905eeb79e2df0913b4ded97dc8558 (diff)
Pass now subclasses Transform (#477)
Diffstat (limited to 'src/test/scala/firrtlTests/ChirrtlMemSpec.scala')
-rw-r--r--src/test/scala/firrtlTests/ChirrtlMemSpec.scala5
1 files changed, 2 insertions, 3 deletions
diff --git a/src/test/scala/firrtlTests/ChirrtlMemSpec.scala b/src/test/scala/firrtlTests/ChirrtlMemSpec.scala
index fd984661..c963c8ae 100644
--- a/src/test/scala/firrtlTests/ChirrtlMemSpec.scala
+++ b/src/test/scala/firrtlTests/ChirrtlMemSpec.scala
@@ -10,7 +10,6 @@ import annotations._
class ChirrtlMemSpec extends LowTransformSpec {
object MemEnableCheckPass extends Pass {
- val name = "Check Enable Signal for Chirrtl Mems"
type Netlist = collection.mutable.HashMap[String, Expression]
def buildNetlist(netlist: Netlist)(s: Statement): Statement = {
s match {
@@ -51,10 +50,10 @@ class ChirrtlMemSpec extends LowTransformSpec {
}
}
- def transform = new PassBasedTransform {
+ def transform = new SeqTransform {
def inputForm = LowForm
def outputForm = LowForm
- def passSeq = Seq(ConstProp, MemEnableCheckPass)
+ def transforms = Seq(ConstProp, MemEnableCheckPass)
}
"Sequential Memory" should "have correct enable signals" in {