aboutsummaryrefslogtreecommitdiff
path: root/src/main/scala/firrtl/passes/VerilogModulusCleanup.scala
diff options
context:
space:
mode:
authorSchuyler Eldridge2019-09-16 19:03:37 -0400
committerGitHub2019-09-16 19:03:37 -0400
commitf93e1d240f80848dc12c25906239fe6c8a4d42b5 (patch)
tree9b39634fc4bd5044e37939a0bd568ae4ed158826 /src/main/scala/firrtl/passes/VerilogModulusCleanup.scala
parent7e39ea8ec948ff1db7ccd0d850923a86d2d8a4e7 (diff)
parentb3dd7924f27342083681be6dd5932ef95d354029 (diff)
Merge pull request #1124 from freechipsproject/gender-to-flow
Gender to Flow
Diffstat (limited to 'src/main/scala/firrtl/passes/VerilogModulusCleanup.scala')
-rw-r--r--src/main/scala/firrtl/passes/VerilogModulusCleanup.scala4
1 files changed, 2 insertions, 2 deletions
diff --git a/src/main/scala/firrtl/passes/VerilogModulusCleanup.scala b/src/main/scala/firrtl/passes/VerilogModulusCleanup.scala
index 330ca497..fdc81797 100644
--- a/src/main/scala/firrtl/passes/VerilogModulusCleanup.scala
+++ b/src/main/scala/firrtl/passes/VerilogModulusCleanup.scala
@@ -47,11 +47,11 @@ object VerilogModulusCleanup extends Pass {
def removeRem(e: Expression): Expression = e match {
case e: DoPrim => e.op match {
- case Rem =>
+ case Rem =>
val name = namespace.newTemp
val newType = e mapType verilogRemWidth(e)
v += DefNode(get_info(s), name, e mapType verilogRemWidth(e))
- val remRef = WRef(name, newType.tpe, kind(e), gender(e))
+ val remRef = WRef(name, newType.tpe, kind(e), flow(e))
val remWidth = bitWidth(e.tpe)
DoPrim(Bits, Seq(remRef), Seq(remWidth - 1, BigInt(0)), e.tpe)
case _ => e