aboutsummaryrefslogtreecommitdiff
path: root/src/main/scala/firrtl/Driver.scala
diff options
context:
space:
mode:
authorjackkoenig2015-12-07 01:11:10 -0800
committerjackkoenig2015-12-07 01:11:10 -0800
commitd7642f786882a0b4cb5d7c62d28b3711327d82e7 (patch)
tree7380499fe4757991c7523d174911299240f7ca5f /src/main/scala/firrtl/Driver.scala
parentc5cac5227cd164b17f2a6f02227a71dc89f8cde4 (diff)
The transformation works! Kind of, it works fine when everything is alwasy ready, has some weird issues when they're not, but also kind of works in that the hardware verifier still reports the right answer, it seems to go to half duty cycle and then do every token twice
Diffstat (limited to 'src/main/scala/firrtl/Driver.scala')
-rw-r--r--src/main/scala/firrtl/Driver.scala6
1 files changed, 3 insertions, 3 deletions
diff --git a/src/main/scala/firrtl/Driver.scala b/src/main/scala/firrtl/Driver.scala
index ce8d2b1d..e8ad8d56 100644
--- a/src/main/scala/firrtl/Driver.scala
+++ b/src/main/scala/firrtl/Driver.scala
@@ -83,9 +83,9 @@ object Driver
writer.write(ast3.serialize())
writer.close()
- //val postCmd = Seq("firrtl-stanza", "-i", temp2, "-o", output, "-b", "firrtl") ++ stanzaPostTransform.flatMap(Seq("-x", _))
- //println(postCmd.mkString(" "))
- //postCmd.!
+ val postCmd = Seq("firrtl-stanza", "-i", temp2, "-o", output, "-X", "verilog")
+ println(postCmd.mkString(" "))
+ postCmd.!
}
private def verilog(input: String, output: String)(implicit logger: Logger)