summaryrefslogtreecommitdiff
path: root/src/test/scala/chiselTests/Harness.scala
diff options
context:
space:
mode:
Diffstat (limited to 'src/test/scala/chiselTests/Harness.scala')
-rw-r--r--src/test/scala/chiselTests/Harness.scala7
1 files changed, 4 insertions, 3 deletions
diff --git a/src/test/scala/chiselTests/Harness.scala b/src/test/scala/chiselTests/Harness.scala
index b06f4572..83f60391 100644
--- a/src/test/scala/chiselTests/Harness.scala
+++ b/src/test/scala/chiselTests/Harness.scala
@@ -1,13 +1,14 @@
// See LICENSE for license details.
package chiselTests
-import Chisel.testers.BasicTester
+
+import chisel3.testers.BasicTester
import org.scalatest._
import org.scalatest.prop._
import java.io.File
class HarnessSpec extends ChiselPropSpec
- with Chisel.BackendCompilationUtilities {
+ with chisel3.BackendCompilationUtilities {
def makeTrivialVerilog: (File => File) = makeHarness((prefix: String) => s"""
module ${prefix};
@@ -55,7 +56,7 @@ int main(int argc, char **argv, char **env) {
val cppHarness = makeCppHarness(fname)
make(fname)
- verilogToCpp(target, path, Seq(), cppHarness).!
+ verilogToCpp(target, target, path, Seq(), cppHarness).!
cppToExe(target, path).!
(path, target)
}