summaryrefslogtreecommitdiff
path: root/src/test/scala/chiselTests/Reg.scala
diff options
context:
space:
mode:
authorHenry Cook2015-11-04 15:08:00 -0800
committerHenry Cook2015-11-04 15:08:00 -0800
commit9e58aef3abf1e7139d8e6b1068937dfcbb5c9ae3 (patch)
treefd53cfcb8dbbfeb311a018cc2045b28697e6f4f0 /src/test/scala/chiselTests/Reg.scala
parenta3c9680d1e2b84693759747a4779341ba80c4a50 (diff)
parentcc9845a05ddb013408643180be007530496fffc9 (diff)
Merge pull request #54 from ucb-bar/testing-improvements
Testing improvements fixing 4 broken tests and reducing runtime
Diffstat (limited to 'src/test/scala/chiselTests/Reg.scala')
-rw-r--r--src/test/scala/chiselTests/Reg.scala6
1 files changed, 3 insertions, 3 deletions
diff --git a/src/test/scala/chiselTests/Reg.scala b/src/test/scala/chiselTests/Reg.scala
index 77d10d98..55c92b45 100644
--- a/src/test/scala/chiselTests/Reg.scala
+++ b/src/test/scala/chiselTests/Reg.scala
@@ -18,7 +18,7 @@ class RegSpec extends ChiselFlatSpec {
val reg = Reg(t=UInt(width=2), next=UInt(width=3), init=UInt(20))
reg.width.get should be (2)
}
- assert(execute{new RegOutTypeWidthTester})
+ elaborate{ new RegOutTypeWidthTester }
}
"A Reg" should "be of unknown width if outType is not specified and width is not forced" in {
@@ -30,7 +30,7 @@ class RegSpec extends ChiselFlatSpec {
val reg3 = Reg(next=UInt(width=3), init=UInt(width=5))
reg3.width.known should be (false)
}
- assert(execute{new RegUnknownWidthTester})
+ elaborate { new RegUnknownWidthTester }
}
"A Reg" should "be of width of init if outType and next are missing and init is a literal of forced width" in {
@@ -38,6 +38,6 @@ class RegSpec extends ChiselFlatSpec {
val reg2 = Reg(init=UInt(20, width=7))
reg2.width.get should be (7)
}
- assert(execute{new RegForcedWidthTester})
+ elaborate{ new RegForcedWidthTester }
}
}